2 * simple driver for PWM (Pulse Width Modulator) controller
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
8 * Derived from pxa PWM driver by eric miao <eric.miao@marvell.com>
11 #include <linux/module.h>
12 #include <linux/kernel.h>
13 #include <linux/platform_device.h>
14 #include <linux/slab.h>
15 #include <linux/err.h>
16 #include <linux/clk.h>
17 #include <linux/delay.h>
19 #include <linux/pwm.h>
21 #include <linux/of_device.h>
23 /* i.MX1 and i.MX21 share the same PWM function block: */
25 #define MX1_PWMC 0x00 /* PWM Control Register */
26 #define MX1_PWMS 0x04 /* PWM Sample Register */
27 #define MX1_PWMP 0x08 /* PWM Period Register */
29 #define MX1_PWMC_EN (1 << 4)
31 /* i.MX27, i.MX31, i.MX35 share the same PWM function block: */
33 #define MX3_PWMCR 0x00 /* PWM Control Register */
34 #define MX3_PWMSR 0x04 /* PWM Status Register */
35 #define MX3_PWMSAR 0x0C /* PWM Sample Register */
36 #define MX3_PWMPR 0x10 /* PWM Period Register */
37 #define MX3_PWMCR_PRESCALER(x) ((((x) - 1) & 0xFFF) << 4)
38 #define MX3_PWMCR_DOZEEN (1 << 24)
39 #define MX3_PWMCR_WAITEN (1 << 23)
40 #define MX3_PWMCR_DBGEN (1 << 22)
41 #define MX3_PWMCR_POUTC (1 << 18)
42 #define MX3_PWMCR_CLKSRC_IPG_HIGH (2 << 16)
43 #define MX3_PWMCR_CLKSRC_IPG (1 << 16)
44 #define MX3_PWMCR_SWR (1 << 3)
45 #define MX3_PWMCR_EN (1 << 0)
46 #define MX3_PWMSR_FIFOAV_4WORDS 0x4
47 #define MX3_PWMSR_FIFOAV_MASK 0x7
49 #define MX3_PWM_SWR_LOOP 5
54 void __iomem
*mmio_base
;
59 #define to_imx_chip(chip) container_of(chip, struct imx_chip, chip)
61 static int imx_pwm_config_v1(struct pwm_chip
*chip
,
62 struct pwm_device
*pwm
, int duty_ns
, int period_ns
)
64 struct imx_chip
*imx
= to_imx_chip(chip
);
67 * The PWM subsystem allows for exact frequencies. However,
68 * I cannot connect a scope on my device to the PWM line and
69 * thus cannot provide the program the PWM controller
70 * exactly. Instead, I'm relying on the fact that the
71 * Bootloader (u-boot or WinCE+haret) has programmed the PWM
72 * function group already. So I'll just modify the PWM sample
73 * register to follow the ratio of duty_ns vs. period_ns
76 * This is good enough for programming the brightness of
79 * The real implementation would divide PERCLK[0] first by
80 * both the prescaler (/1 .. /128) and then by CLKSEL
83 u32 max
= readl(imx
->mmio_base
+ MX1_PWMP
);
84 u32 p
= max
* duty_ns
/ period_ns
;
85 writel(max
- p
, imx
->mmio_base
+ MX1_PWMS
);
90 static int imx_pwm_enable_v1(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
92 struct imx_chip
*imx
= to_imx_chip(chip
);
96 ret
= clk_prepare_enable(imx
->clk_per
);
100 val
= readl(imx
->mmio_base
+ MX1_PWMC
);
102 writel(val
, imx
->mmio_base
+ MX1_PWMC
);
107 static void imx_pwm_disable_v1(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
109 struct imx_chip
*imx
= to_imx_chip(chip
);
112 val
= readl(imx
->mmio_base
+ MX1_PWMC
);
114 writel(val
, imx
->mmio_base
+ MX1_PWMC
);
116 clk_disable_unprepare(imx
->clk_per
);
119 static void imx_pwm_sw_reset(struct pwm_chip
*chip
)
121 struct imx_chip
*imx
= to_imx_chip(chip
);
122 struct device
*dev
= chip
->dev
;
126 writel(MX3_PWMCR_SWR
, imx
->mmio_base
+ MX3_PWMCR
);
128 usleep_range(200, 1000);
129 cr
= readl(imx
->mmio_base
+ MX3_PWMCR
);
130 } while ((cr
& MX3_PWMCR_SWR
) &&
131 (wait_count
++ < MX3_PWM_SWR_LOOP
));
133 if (cr
& MX3_PWMCR_SWR
)
134 dev_warn(dev
, "software reset timeout\n");
137 static void imx_pwm_wait_fifo_slot(struct pwm_chip
*chip
,
138 struct pwm_device
*pwm
)
140 struct imx_chip
*imx
= to_imx_chip(chip
);
141 struct device
*dev
= chip
->dev
;
142 unsigned int period_ms
;
146 sr
= readl(imx
->mmio_base
+ MX3_PWMSR
);
147 fifoav
= sr
& MX3_PWMSR_FIFOAV_MASK
;
148 if (fifoav
== MX3_PWMSR_FIFOAV_4WORDS
) {
149 period_ms
= DIV_ROUND_UP(pwm_get_period(pwm
),
153 sr
= readl(imx
->mmio_base
+ MX3_PWMSR
);
154 if (fifoav
== (sr
& MX3_PWMSR_FIFOAV_MASK
))
155 dev_warn(dev
, "there is no free FIFO slot\n");
159 static int imx_pwm_apply_v2(struct pwm_chip
*chip
, struct pwm_device
*pwm
,
160 struct pwm_state
*state
)
162 unsigned long period_cycles
, duty_cycles
, prescale
;
163 struct imx_chip
*imx
= to_imx_chip(chip
);
164 struct pwm_state cstate
;
165 unsigned long long c
;
169 pwm_get_state(pwm
, &cstate
);
171 if (state
->enabled
) {
172 c
= clk_get_rate(imx
->clk_per
);
175 do_div(c
, 1000000000);
178 prescale
= period_cycles
/ 0x10000 + 1;
180 period_cycles
/= prescale
;
181 c
= (unsigned long long)period_cycles
* state
->duty_cycle
;
182 do_div(c
, state
->period
);
186 * according to imx pwm RM, the real period value should be
187 * PERIOD value in PWMPR plus 2.
189 if (period_cycles
> 2)
195 * Wait for a free FIFO slot if the PWM is already enabled, and
196 * flush the FIFO if the PWM was disabled and is about to be
199 if (cstate
.enabled
) {
200 imx_pwm_wait_fifo_slot(chip
, pwm
);
202 ret
= clk_prepare_enable(imx
->clk_per
);
206 imx_pwm_sw_reset(chip
);
209 writel(duty_cycles
, imx
->mmio_base
+ MX3_PWMSAR
);
210 writel(period_cycles
, imx
->mmio_base
+ MX3_PWMPR
);
212 cr
= MX3_PWMCR_PRESCALER(prescale
) |
213 MX3_PWMCR_DOZEEN
| MX3_PWMCR_WAITEN
|
214 MX3_PWMCR_DBGEN
| MX3_PWMCR_CLKSRC_IPG_HIGH
|
217 if (state
->polarity
== PWM_POLARITY_INVERSED
)
218 cr
|= MX3_PWMCR_POUTC
;
220 writel(cr
, imx
->mmio_base
+ MX3_PWMCR
);
221 } else if (cstate
.enabled
) {
222 writel(0, imx
->mmio_base
+ MX3_PWMCR
);
224 clk_disable_unprepare(imx
->clk_per
);
230 static const struct pwm_ops imx_pwm_ops_v1
= {
231 .enable
= imx_pwm_enable_v1
,
232 .disable
= imx_pwm_disable_v1
,
233 .config
= imx_pwm_config_v1
,
234 .owner
= THIS_MODULE
,
237 static const struct pwm_ops imx_pwm_ops_v2
= {
238 .apply
= imx_pwm_apply_v2
,
239 .owner
= THIS_MODULE
,
242 struct imx_pwm_data
{
243 bool polarity_supported
;
244 const struct pwm_ops
*ops
;
247 static struct imx_pwm_data imx_pwm_data_v1
= {
248 .ops
= &imx_pwm_ops_v1
,
251 static struct imx_pwm_data imx_pwm_data_v2
= {
252 .polarity_supported
= true,
253 .ops
= &imx_pwm_ops_v2
,
256 static const struct of_device_id imx_pwm_dt_ids
[] = {
257 { .compatible
= "fsl,imx1-pwm", .data
= &imx_pwm_data_v1
, },
258 { .compatible
= "fsl,imx27-pwm", .data
= &imx_pwm_data_v2
, },
261 MODULE_DEVICE_TABLE(of
, imx_pwm_dt_ids
);
263 static int imx_pwm_probe(struct platform_device
*pdev
)
265 const struct of_device_id
*of_id
=
266 of_match_device(imx_pwm_dt_ids
, &pdev
->dev
);
267 const struct imx_pwm_data
*data
;
268 struct imx_chip
*imx
;
277 imx
= devm_kzalloc(&pdev
->dev
, sizeof(*imx
), GFP_KERNEL
);
281 imx
->clk_per
= devm_clk_get(&pdev
->dev
, "per");
282 if (IS_ERR(imx
->clk_per
)) {
283 dev_err(&pdev
->dev
, "getting per clock failed with %ld\n",
284 PTR_ERR(imx
->clk_per
));
285 return PTR_ERR(imx
->clk_per
);
288 imx
->chip
.ops
= data
->ops
;
289 imx
->chip
.dev
= &pdev
->dev
;
293 if (data
->polarity_supported
) {
294 dev_dbg(&pdev
->dev
, "PWM supports output inversion\n");
295 imx
->chip
.of_xlate
= of_pwm_xlate_with_flags
;
296 imx
->chip
.of_pwm_n_cells
= 3;
299 r
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
300 imx
->mmio_base
= devm_ioremap_resource(&pdev
->dev
, r
);
301 if (IS_ERR(imx
->mmio_base
))
302 return PTR_ERR(imx
->mmio_base
);
304 ret
= pwmchip_add(&imx
->chip
);
308 platform_set_drvdata(pdev
, imx
);
312 static int imx_pwm_remove(struct platform_device
*pdev
)
314 struct imx_chip
*imx
;
316 imx
= platform_get_drvdata(pdev
);
320 return pwmchip_remove(&imx
->chip
);
323 static struct platform_driver imx_pwm_driver
= {
326 .of_match_table
= imx_pwm_dt_ids
,
328 .probe
= imx_pwm_probe
,
329 .remove
= imx_pwm_remove
,
332 module_platform_driver(imx_pwm_driver
);
334 MODULE_LICENSE("GPL v2");
335 MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");