[S390] wire up sys_name_to_handle_at
[linux-2.6/btrfs-unstable.git] / arch / arm / mach-omap2 / prcm-common.h
blob0363dcb0ef931aa57aba6dbee6f60dd9fef11f57
1 #ifndef __ARCH_ASM_MACH_OMAP2_PRCM_COMMON_H
2 #define __ARCH_ASM_MACH_OMAP2_PRCM_COMMON_H
4 /*
5 * OMAP2/3 PRCM base and module definitions
7 * Copyright (C) 2007-2009 Texas Instruments, Inc.
8 * Copyright (C) 2007-2009 Nokia Corporation
10 * Written by Paul Walmsley
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
17 /* Module offsets from both CM_BASE & PRM_BASE */
20 * Offsets that are the same on 24xx and 34xx
22 * Technically, in terms of the TRM, OCP_MOD is 34xx only; PLL_MOD is
23 * CCR_MOD on 3430; and GFX_MOD only exists < 3430ES2.
25 #define OCP_MOD 0x000
26 #define MPU_MOD 0x100
27 #define CORE_MOD 0x200
28 #define GFX_MOD 0x300
29 #define WKUP_MOD 0x400
30 #define PLL_MOD 0x500
33 /* Chip-specific module offsets */
34 #define OMAP24XX_GR_MOD OCP_MOD
35 #define OMAP24XX_DSP_MOD 0x800
37 #define OMAP2430_MDM_MOD 0xc00
39 /* IVA2 module is < base on 3430 */
40 #define OMAP3430_IVA2_MOD -0x800
41 #define OMAP3430ES2_SGX_MOD GFX_MOD
42 #define OMAP3430_CCR_MOD PLL_MOD
43 #define OMAP3430_DSS_MOD 0x600
44 #define OMAP3430_CAM_MOD 0x700
45 #define OMAP3430_PER_MOD 0x800
46 #define OMAP3430_EMU_MOD 0x900
47 #define OMAP3430_GR_MOD 0xa00
48 #define OMAP3430_NEON_MOD 0xb00
49 #define OMAP3430ES2_USBHOST_MOD 0xc00
51 /* 24XX register bits shared between CM & PRM registers */
53 /* CM_FCLKEN1_CORE, CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */
54 #define OMAP2420_EN_MMC_SHIFT 26
55 #define OMAP2420_EN_MMC_MASK (1 << 26)
56 #define OMAP24XX_EN_UART2_SHIFT 22
57 #define OMAP24XX_EN_UART2_MASK (1 << 22)
58 #define OMAP24XX_EN_UART1_SHIFT 21
59 #define OMAP24XX_EN_UART1_MASK (1 << 21)
60 #define OMAP24XX_EN_MCSPI2_SHIFT 18
61 #define OMAP24XX_EN_MCSPI2_MASK (1 << 18)
62 #define OMAP24XX_EN_MCSPI1_SHIFT 17
63 #define OMAP24XX_EN_MCSPI1_MASK (1 << 17)
64 #define OMAP24XX_EN_MCBSP2_SHIFT 16
65 #define OMAP24XX_EN_MCBSP2_MASK (1 << 16)
66 #define OMAP24XX_EN_MCBSP1_SHIFT 15
67 #define OMAP24XX_EN_MCBSP1_MASK (1 << 15)
68 #define OMAP24XX_EN_GPT12_SHIFT 14
69 #define OMAP24XX_EN_GPT12_MASK (1 << 14)
70 #define OMAP24XX_EN_GPT11_SHIFT 13
71 #define OMAP24XX_EN_GPT11_MASK (1 << 13)
72 #define OMAP24XX_EN_GPT10_SHIFT 12
73 #define OMAP24XX_EN_GPT10_MASK (1 << 12)
74 #define OMAP24XX_EN_GPT9_SHIFT 11
75 #define OMAP24XX_EN_GPT9_MASK (1 << 11)
76 #define OMAP24XX_EN_GPT8_SHIFT 10
77 #define OMAP24XX_EN_GPT8_MASK (1 << 10)
78 #define OMAP24XX_EN_GPT7_SHIFT 9
79 #define OMAP24XX_EN_GPT7_MASK (1 << 9)
80 #define OMAP24XX_EN_GPT6_SHIFT 8
81 #define OMAP24XX_EN_GPT6_MASK (1 << 8)
82 #define OMAP24XX_EN_GPT5_SHIFT 7
83 #define OMAP24XX_EN_GPT5_MASK (1 << 7)
84 #define OMAP24XX_EN_GPT4_SHIFT 6
85 #define OMAP24XX_EN_GPT4_MASK (1 << 6)
86 #define OMAP24XX_EN_GPT3_SHIFT 5
87 #define OMAP24XX_EN_GPT3_MASK (1 << 5)
88 #define OMAP24XX_EN_GPT2_SHIFT 4
89 #define OMAP24XX_EN_GPT2_MASK (1 << 4)
90 #define OMAP2420_EN_VLYNQ_SHIFT 3
91 #define OMAP2420_EN_VLYNQ_MASK (1 << 3)
93 /* CM_FCLKEN2_CORE, CM_ICLKEN2_CORE, PM_WKEN2_CORE shared bits */
94 #define OMAP2430_EN_GPIO5_SHIFT 10
95 #define OMAP2430_EN_GPIO5_MASK (1 << 10)
96 #define OMAP2430_EN_MCSPI3_SHIFT 9
97 #define OMAP2430_EN_MCSPI3_MASK (1 << 9)
98 #define OMAP2430_EN_MMCHS2_SHIFT 8
99 #define OMAP2430_EN_MMCHS2_MASK (1 << 8)
100 #define OMAP2430_EN_MMCHS1_SHIFT 7
101 #define OMAP2430_EN_MMCHS1_MASK (1 << 7)
102 #define OMAP24XX_EN_UART3_SHIFT 2
103 #define OMAP24XX_EN_UART3_MASK (1 << 2)
104 #define OMAP24XX_EN_USB_SHIFT 0
105 #define OMAP24XX_EN_USB_MASK (1 << 0)
107 /* CM_ICLKEN2_CORE, PM_WKEN2_CORE shared bits */
108 #define OMAP2430_EN_MDM_INTC_SHIFT 11
109 #define OMAP2430_EN_MDM_INTC_MASK (1 << 11)
110 #define OMAP2430_EN_USBHS_SHIFT 6
111 #define OMAP2430_EN_USBHS_MASK (1 << 6)
113 /* CM_IDLEST1_CORE, PM_WKST1_CORE shared bits */
114 #define OMAP2420_ST_MMC_SHIFT 26
115 #define OMAP2420_ST_MMC_MASK (1 << 26)
116 #define OMAP24XX_ST_UART2_SHIFT 22
117 #define OMAP24XX_ST_UART2_MASK (1 << 22)
118 #define OMAP24XX_ST_UART1_SHIFT 21
119 #define OMAP24XX_ST_UART1_MASK (1 << 21)
120 #define OMAP24XX_ST_MCSPI2_SHIFT 18
121 #define OMAP24XX_ST_MCSPI2_MASK (1 << 18)
122 #define OMAP24XX_ST_MCSPI1_SHIFT 17
123 #define OMAP24XX_ST_MCSPI1_MASK (1 << 17)
124 #define OMAP24XX_ST_MCBSP2_SHIFT 16
125 #define OMAP24XX_ST_MCBSP2_MASK (1 << 16)
126 #define OMAP24XX_ST_MCBSP1_SHIFT 15
127 #define OMAP24XX_ST_MCBSP1_MASK (1 << 15)
128 #define OMAP24XX_ST_GPT12_SHIFT 14
129 #define OMAP24XX_ST_GPT12_MASK (1 << 14)
130 #define OMAP24XX_ST_GPT11_SHIFT 13
131 #define OMAP24XX_ST_GPT11_MASK (1 << 13)
132 #define OMAP24XX_ST_GPT10_SHIFT 12
133 #define OMAP24XX_ST_GPT10_MASK (1 << 12)
134 #define OMAP24XX_ST_GPT9_SHIFT 11
135 #define OMAP24XX_ST_GPT9_MASK (1 << 11)
136 #define OMAP24XX_ST_GPT8_SHIFT 10
137 #define OMAP24XX_ST_GPT8_MASK (1 << 10)
138 #define OMAP24XX_ST_GPT7_SHIFT 9
139 #define OMAP24XX_ST_GPT7_MASK (1 << 9)
140 #define OMAP24XX_ST_GPT6_SHIFT 8
141 #define OMAP24XX_ST_GPT6_MASK (1 << 8)
142 #define OMAP24XX_ST_GPT5_SHIFT 7
143 #define OMAP24XX_ST_GPT5_MASK (1 << 7)
144 #define OMAP24XX_ST_GPT4_SHIFT 6
145 #define OMAP24XX_ST_GPT4_MASK (1 << 6)
146 #define OMAP24XX_ST_GPT3_SHIFT 5
147 #define OMAP24XX_ST_GPT3_MASK (1 << 5)
148 #define OMAP24XX_ST_GPT2_SHIFT 4
149 #define OMAP24XX_ST_GPT2_MASK (1 << 4)
150 #define OMAP2420_ST_VLYNQ_SHIFT 3
151 #define OMAP2420_ST_VLYNQ_MASK (1 << 3)
153 /* CM_IDLEST2_CORE, PM_WKST2_CORE shared bits */
154 #define OMAP2430_ST_MDM_INTC_SHIFT 11
155 #define OMAP2430_ST_MDM_INTC_MASK (1 << 11)
156 #define OMAP2430_ST_GPIO5_SHIFT 10
157 #define OMAP2430_ST_GPIO5_MASK (1 << 10)
158 #define OMAP2430_ST_MCSPI3_SHIFT 9
159 #define OMAP2430_ST_MCSPI3_MASK (1 << 9)
160 #define OMAP2430_ST_MMCHS2_SHIFT 8
161 #define OMAP2430_ST_MMCHS2_MASK (1 << 8)
162 #define OMAP2430_ST_MMCHS1_SHIFT 7
163 #define OMAP2430_ST_MMCHS1_MASK (1 << 7)
164 #define OMAP2430_ST_USBHS_SHIFT 6
165 #define OMAP2430_ST_USBHS_MASK (1 << 6)
166 #define OMAP24XX_ST_UART3_SHIFT 2
167 #define OMAP24XX_ST_UART3_MASK (1 << 2)
168 #define OMAP24XX_ST_USB_SHIFT 0
169 #define OMAP24XX_ST_USB_MASK (1 << 0)
171 /* CM_FCLKEN_WKUP, CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
172 #define OMAP24XX_EN_GPIOS_SHIFT 2
173 #define OMAP24XX_EN_GPIOS_MASK (1 << 2)
174 #define OMAP24XX_EN_GPT1_SHIFT 0
175 #define OMAP24XX_EN_GPT1_MASK (1 << 0)
177 /* PM_WKST_WKUP, CM_IDLEST_WKUP shared bits */
178 #define OMAP24XX_ST_GPIOS_SHIFT 2
179 #define OMAP24XX_ST_GPIOS_MASK (1 << 2)
180 #define OMAP24XX_ST_GPT1_SHIFT 0
181 #define OMAP24XX_ST_GPT1_MASK (1 << 0)
183 /* CM_IDLEST_MDM and PM_WKST_MDM shared bits */
184 #define OMAP2430_ST_MDM_SHIFT 0
185 #define OMAP2430_ST_MDM_MASK (1 << 0)
188 /* 3430 register bits shared between CM & PRM registers */
190 /* CM_REVISION, PRM_REVISION shared bits */
191 #define OMAP3430_REV_SHIFT 0
192 #define OMAP3430_REV_MASK (0xff << 0)
194 /* CM_SYSCONFIG, PRM_SYSCONFIG shared bits */
195 #define OMAP3430_AUTOIDLE_MASK (1 << 0)
197 /* CM_FCLKEN1_CORE, CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */
198 #define OMAP3430_EN_MMC3_MASK (1 << 30)
199 #define OMAP3430_EN_MMC3_SHIFT 30
200 #define OMAP3430_EN_MMC2_MASK (1 << 25)
201 #define OMAP3430_EN_MMC2_SHIFT 25
202 #define OMAP3430_EN_MMC1_MASK (1 << 24)
203 #define OMAP3430_EN_MMC1_SHIFT 24
204 #define OMAP3430_EN_MCSPI4_MASK (1 << 21)
205 #define OMAP3430_EN_MCSPI4_SHIFT 21
206 #define OMAP3430_EN_MCSPI3_MASK (1 << 20)
207 #define OMAP3430_EN_MCSPI3_SHIFT 20
208 #define OMAP3430_EN_MCSPI2_MASK (1 << 19)
209 #define OMAP3430_EN_MCSPI2_SHIFT 19
210 #define OMAP3430_EN_MCSPI1_MASK (1 << 18)
211 #define OMAP3430_EN_MCSPI1_SHIFT 18
212 #define OMAP3430_EN_I2C3_MASK (1 << 17)
213 #define OMAP3430_EN_I2C3_SHIFT 17
214 #define OMAP3430_EN_I2C2_MASK (1 << 16)
215 #define OMAP3430_EN_I2C2_SHIFT 16
216 #define OMAP3430_EN_I2C1_MASK (1 << 15)
217 #define OMAP3430_EN_I2C1_SHIFT 15
218 #define OMAP3430_EN_UART2_MASK (1 << 14)
219 #define OMAP3430_EN_UART2_SHIFT 14
220 #define OMAP3430_EN_UART1_MASK (1 << 13)
221 #define OMAP3430_EN_UART1_SHIFT 13
222 #define OMAP3430_EN_GPT11_MASK (1 << 12)
223 #define OMAP3430_EN_GPT11_SHIFT 12
224 #define OMAP3430_EN_GPT10_MASK (1 << 11)
225 #define OMAP3430_EN_GPT10_SHIFT 11
226 #define OMAP3430_EN_MCBSP5_MASK (1 << 10)
227 #define OMAP3430_EN_MCBSP5_SHIFT 10
228 #define OMAP3430_EN_MCBSP1_MASK (1 << 9)
229 #define OMAP3430_EN_MCBSP1_SHIFT 9
230 #define OMAP3430_EN_FSHOSTUSB_MASK (1 << 5)
231 #define OMAP3430_EN_FSHOSTUSB_SHIFT 5
232 #define OMAP3430_EN_D2D_MASK (1 << 3)
233 #define OMAP3430_EN_D2D_SHIFT 3
235 /* CM_ICLKEN1_CORE, PM_WKEN1_CORE shared bits */
236 #define OMAP3430_EN_HSOTGUSB_MASK (1 << 4)
237 #define OMAP3430_EN_HSOTGUSB_SHIFT 4
239 /* PM_WKST1_CORE, CM_IDLEST1_CORE shared bits */
240 #define OMAP3430_ST_MMC3_SHIFT 30
241 #define OMAP3430_ST_MMC3_MASK (1 << 30)
242 #define OMAP3430_ST_MMC2_SHIFT 25
243 #define OMAP3430_ST_MMC2_MASK (1 << 25)
244 #define OMAP3430_ST_MMC1_SHIFT 24
245 #define OMAP3430_ST_MMC1_MASK (1 << 24)
246 #define OMAP3430_ST_MCSPI4_SHIFT 21
247 #define OMAP3430_ST_MCSPI4_MASK (1 << 21)
248 #define OMAP3430_ST_MCSPI3_SHIFT 20
249 #define OMAP3430_ST_MCSPI3_MASK (1 << 20)
250 #define OMAP3430_ST_MCSPI2_SHIFT 19
251 #define OMAP3430_ST_MCSPI2_MASK (1 << 19)
252 #define OMAP3430_ST_MCSPI1_SHIFT 18
253 #define OMAP3430_ST_MCSPI1_MASK (1 << 18)
254 #define OMAP3430_ST_I2C3_SHIFT 17
255 #define OMAP3430_ST_I2C3_MASK (1 << 17)
256 #define OMAP3430_ST_I2C2_SHIFT 16
257 #define OMAP3430_ST_I2C2_MASK (1 << 16)
258 #define OMAP3430_ST_I2C1_SHIFT 15
259 #define OMAP3430_ST_I2C1_MASK (1 << 15)
260 #define OMAP3430_ST_UART2_SHIFT 14
261 #define OMAP3430_ST_UART2_MASK (1 << 14)
262 #define OMAP3430_ST_UART1_SHIFT 13
263 #define OMAP3430_ST_UART1_MASK (1 << 13)
264 #define OMAP3430_ST_GPT11_SHIFT 12
265 #define OMAP3430_ST_GPT11_MASK (1 << 12)
266 #define OMAP3430_ST_GPT10_SHIFT 11
267 #define OMAP3430_ST_GPT10_MASK (1 << 11)
268 #define OMAP3430_ST_MCBSP5_SHIFT 10
269 #define OMAP3430_ST_MCBSP5_MASK (1 << 10)
270 #define OMAP3430_ST_MCBSP1_SHIFT 9
271 #define OMAP3430_ST_MCBSP1_MASK (1 << 9)
272 #define OMAP3430ES1_ST_FSHOSTUSB_SHIFT 5
273 #define OMAP3430ES1_ST_FSHOSTUSB_MASK (1 << 5)
274 #define OMAP3430ES1_ST_HSOTGUSB_SHIFT 4
275 #define OMAP3430ES1_ST_HSOTGUSB_MASK (1 << 4)
276 #define OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT 5
277 #define OMAP3430ES2_ST_HSOTGUSB_IDLE_MASK (1 << 5)
278 #define OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT 4
279 #define OMAP3430ES2_ST_HSOTGUSB_STDBY_MASK (1 << 4)
280 #define OMAP3430_ST_D2D_SHIFT 3
281 #define OMAP3430_ST_D2D_MASK (1 << 3)
283 /* CM_FCLKEN_WKUP, CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
284 #define OMAP3430_EN_GPIO1_MASK (1 << 3)
285 #define OMAP3430_EN_GPIO1_SHIFT 3
286 #define OMAP3430_EN_GPT12_MASK (1 << 1)
287 #define OMAP3430_EN_GPT12_SHIFT 1
288 #define OMAP3430_EN_GPT1_MASK (1 << 0)
289 #define OMAP3430_EN_GPT1_SHIFT 0
291 /* CM_FCLKEN_WKUP, PM_WKEN_WKUP shared bits */
292 #define OMAP3430_EN_SR2_MASK (1 << 7)
293 #define OMAP3430_EN_SR2_SHIFT 7
294 #define OMAP3430_EN_SR1_MASK (1 << 6)
295 #define OMAP3430_EN_SR1_SHIFT 6
297 /* CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
298 #define OMAP3430_EN_GPT12_MASK (1 << 1)
299 #define OMAP3430_EN_GPT12_SHIFT 1
301 /* CM_IDLEST_WKUP, PM_WKST_WKUP shared bits */
302 #define OMAP3430_ST_SR2_SHIFT 7
303 #define OMAP3430_ST_SR2_MASK (1 << 7)
304 #define OMAP3430_ST_SR1_SHIFT 6
305 #define OMAP3430_ST_SR1_MASK (1 << 6)
306 #define OMAP3430_ST_GPIO1_SHIFT 3
307 #define OMAP3430_ST_GPIO1_MASK (1 << 3)
308 #define OMAP3430_ST_GPT12_SHIFT 1
309 #define OMAP3430_ST_GPT12_MASK (1 << 1)
310 #define OMAP3430_ST_GPT1_SHIFT 0
311 #define OMAP3430_ST_GPT1_MASK (1 << 0)
314 * CM_SLEEPDEP_GFX, CM_SLEEPDEP_DSS, CM_SLEEPDEP_CAM,
315 * CM_SLEEPDEP_PER, PM_WKDEP_IVA2, PM_WKDEP_GFX,
316 * PM_WKDEP_DSS, PM_WKDEP_CAM, PM_WKDEP_PER, PM_WKDEP_NEON shared bits
318 #define OMAP3430_EN_MPU_MASK (1 << 1)
319 #define OMAP3430_EN_MPU_SHIFT 1
321 /* CM_FCLKEN_PER, CM_ICLKEN_PER, PM_WKEN_PER shared bits */
323 #define OMAP3630_EN_UART4_MASK (1 << 18)
324 #define OMAP3630_EN_UART4_SHIFT 18
325 #define OMAP3430_EN_GPIO6_MASK (1 << 17)
326 #define OMAP3430_EN_GPIO6_SHIFT 17
327 #define OMAP3430_EN_GPIO5_MASK (1 << 16)
328 #define OMAP3430_EN_GPIO5_SHIFT 16
329 #define OMAP3430_EN_GPIO4_MASK (1 << 15)
330 #define OMAP3430_EN_GPIO4_SHIFT 15
331 #define OMAP3430_EN_GPIO3_MASK (1 << 14)
332 #define OMAP3430_EN_GPIO3_SHIFT 14
333 #define OMAP3430_EN_GPIO2_MASK (1 << 13)
334 #define OMAP3430_EN_GPIO2_SHIFT 13
335 #define OMAP3430_EN_UART3_MASK (1 << 11)
336 #define OMAP3430_EN_UART3_SHIFT 11
337 #define OMAP3430_EN_GPT9_MASK (1 << 10)
338 #define OMAP3430_EN_GPT9_SHIFT 10
339 #define OMAP3430_EN_GPT8_MASK (1 << 9)
340 #define OMAP3430_EN_GPT8_SHIFT 9
341 #define OMAP3430_EN_GPT7_MASK (1 << 8)
342 #define OMAP3430_EN_GPT7_SHIFT 8
343 #define OMAP3430_EN_GPT6_MASK (1 << 7)
344 #define OMAP3430_EN_GPT6_SHIFT 7
345 #define OMAP3430_EN_GPT5_MASK (1 << 6)
346 #define OMAP3430_EN_GPT5_SHIFT 6
347 #define OMAP3430_EN_GPT4_MASK (1 << 5)
348 #define OMAP3430_EN_GPT4_SHIFT 5
349 #define OMAP3430_EN_GPT3_MASK (1 << 4)
350 #define OMAP3430_EN_GPT3_SHIFT 4
351 #define OMAP3430_EN_GPT2_MASK (1 << 3)
352 #define OMAP3430_EN_GPT2_SHIFT 3
354 /* CM_FCLKEN_PER, CM_ICLKEN_PER, PM_WKEN_PER, PM_WKST_PER shared bits */
355 /* XXX Possible TI documentation bug: should the PM_WKST_PER EN_* bits
356 * be ST_* bits instead? */
357 #define OMAP3430_EN_MCBSP4_MASK (1 << 2)
358 #define OMAP3430_EN_MCBSP4_SHIFT 2
359 #define OMAP3430_EN_MCBSP3_MASK (1 << 1)
360 #define OMAP3430_EN_MCBSP3_SHIFT 1
361 #define OMAP3430_EN_MCBSP2_MASK (1 << 0)
362 #define OMAP3430_EN_MCBSP2_SHIFT 0
364 /* CM_IDLEST_PER, PM_WKST_PER shared bits */
365 #define OMAP3630_ST_UART4_SHIFT 18
366 #define OMAP3630_ST_UART4_MASK (1 << 18)
367 #define OMAP3430_ST_GPIO6_SHIFT 17
368 #define OMAP3430_ST_GPIO6_MASK (1 << 17)
369 #define OMAP3430_ST_GPIO5_SHIFT 16
370 #define OMAP3430_ST_GPIO5_MASK (1 << 16)
371 #define OMAP3430_ST_GPIO4_SHIFT 15
372 #define OMAP3430_ST_GPIO4_MASK (1 << 15)
373 #define OMAP3430_ST_GPIO3_SHIFT 14
374 #define OMAP3430_ST_GPIO3_MASK (1 << 14)
375 #define OMAP3430_ST_GPIO2_SHIFT 13
376 #define OMAP3430_ST_GPIO2_MASK (1 << 13)
377 #define OMAP3430_ST_UART3_SHIFT 11
378 #define OMAP3430_ST_UART3_MASK (1 << 11)
379 #define OMAP3430_ST_GPT9_SHIFT 10
380 #define OMAP3430_ST_GPT9_MASK (1 << 10)
381 #define OMAP3430_ST_GPT8_SHIFT 9
382 #define OMAP3430_ST_GPT8_MASK (1 << 9)
383 #define OMAP3430_ST_GPT7_SHIFT 8
384 #define OMAP3430_ST_GPT7_MASK (1 << 8)
385 #define OMAP3430_ST_GPT6_SHIFT 7
386 #define OMAP3430_ST_GPT6_MASK (1 << 7)
387 #define OMAP3430_ST_GPT5_SHIFT 6
388 #define OMAP3430_ST_GPT5_MASK (1 << 6)
389 #define OMAP3430_ST_GPT4_SHIFT 5
390 #define OMAP3430_ST_GPT4_MASK (1 << 5)
391 #define OMAP3430_ST_GPT3_SHIFT 4
392 #define OMAP3430_ST_GPT3_MASK (1 << 4)
393 #define OMAP3430_ST_GPT2_SHIFT 3
394 #define OMAP3430_ST_GPT2_MASK (1 << 3)
396 /* CM_SLEEPDEP_PER, PM_WKDEP_IVA2, PM_WKDEP_MPU, PM_WKDEP_PER shared bits */
397 #define OMAP3430_EN_CORE_SHIFT 0
398 #define OMAP3430_EN_CORE_MASK (1 << 0)
402 * MAX_MODULE_HARDRESET_WAIT: Maximum microseconds to wait for an OMAP
403 * submodule to exit hardreset
405 #define MAX_MODULE_HARDRESET_WAIT 10000
407 # ifndef __ASSEMBLER__
408 extern void __iomem *prm_base;
409 extern void __iomem *cm_base;
410 extern void __iomem *cm2_base;
411 # endif
413 #endif