ath9k: Fix RX beacon processing
[linux-2.6/btrfs-unstable.git] / drivers / net / wireless / ath / ath9k / recv.c
blob090c27e756b86dbc5c74efe3f9eff20cbdeba2dc
1 /*
2 * Copyright (c) 2008-2011 Atheros Communications Inc.
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 #include <linux/dma-mapping.h>
18 #include <linux/relay.h>
19 #include "ath9k.h"
20 #include "ar9003_mac.h"
22 #define SKB_CB_ATHBUF(__skb) (*((struct ath_buf **)__skb->cb))
24 static inline bool ath9k_check_auto_sleep(struct ath_softc *sc)
26 return sc->ps_enabled &&
27 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP);
31 * Setup and link descriptors.
33 * 11N: we can no longer afford to self link the last descriptor.
34 * MAC acknowledges BA status as long as it copies frames to host
35 * buffer (or rx fifo). This can incorrectly acknowledge packets
36 * to a sender if last desc is self-linked.
38 static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf)
40 struct ath_hw *ah = sc->sc_ah;
41 struct ath_common *common = ath9k_hw_common(ah);
42 struct ath_desc *ds;
43 struct sk_buff *skb;
45 ds = bf->bf_desc;
46 ds->ds_link = 0; /* link to null */
47 ds->ds_data = bf->bf_buf_addr;
49 /* virtual addr of the beginning of the buffer. */
50 skb = bf->bf_mpdu;
51 BUG_ON(skb == NULL);
52 ds->ds_vdata = skb->data;
55 * setup rx descriptors. The rx_bufsize here tells the hardware
56 * how much data it can DMA to us and that we are prepared
57 * to process
59 ath9k_hw_setuprxdesc(ah, ds,
60 common->rx_bufsize,
61 0);
63 if (sc->rx.rxlink == NULL)
64 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
65 else
66 *sc->rx.rxlink = bf->bf_daddr;
68 sc->rx.rxlink = &ds->ds_link;
71 static void ath_rx_buf_relink(struct ath_softc *sc, struct ath_buf *bf)
73 if (sc->rx.buf_hold)
74 ath_rx_buf_link(sc, sc->rx.buf_hold);
76 sc->rx.buf_hold = bf;
79 static void ath_setdefantenna(struct ath_softc *sc, u32 antenna)
81 /* XXX block beacon interrupts */
82 ath9k_hw_setantenna(sc->sc_ah, antenna);
83 sc->rx.defant = antenna;
84 sc->rx.rxotherant = 0;
87 static void ath_opmode_init(struct ath_softc *sc)
89 struct ath_hw *ah = sc->sc_ah;
90 struct ath_common *common = ath9k_hw_common(ah);
92 u32 rfilt, mfilt[2];
94 /* configure rx filter */
95 rfilt = ath_calcrxfilter(sc);
96 ath9k_hw_setrxfilter(ah, rfilt);
98 /* configure bssid mask */
99 ath_hw_setbssidmask(common);
101 /* configure operational mode */
102 ath9k_hw_setopmode(ah);
104 /* calculate and install multicast filter */
105 mfilt[0] = mfilt[1] = ~0;
106 ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]);
109 static bool ath_rx_edma_buf_link(struct ath_softc *sc,
110 enum ath9k_rx_qtype qtype)
112 struct ath_hw *ah = sc->sc_ah;
113 struct ath_rx_edma *rx_edma;
114 struct sk_buff *skb;
115 struct ath_buf *bf;
117 rx_edma = &sc->rx.rx_edma[qtype];
118 if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize)
119 return false;
121 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
122 list_del_init(&bf->list);
124 skb = bf->bf_mpdu;
126 memset(skb->data, 0, ah->caps.rx_status_len);
127 dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
128 ah->caps.rx_status_len, DMA_TO_DEVICE);
130 SKB_CB_ATHBUF(skb) = bf;
131 ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype);
132 __skb_queue_tail(&rx_edma->rx_fifo, skb);
134 return true;
137 static void ath_rx_addbuffer_edma(struct ath_softc *sc,
138 enum ath9k_rx_qtype qtype)
140 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
141 struct ath_buf *bf, *tbf;
143 if (list_empty(&sc->rx.rxbuf)) {
144 ath_dbg(common, QUEUE, "No free rx buf available\n");
145 return;
148 list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list)
149 if (!ath_rx_edma_buf_link(sc, qtype))
150 break;
154 static void ath_rx_remove_buffer(struct ath_softc *sc,
155 enum ath9k_rx_qtype qtype)
157 struct ath_buf *bf;
158 struct ath_rx_edma *rx_edma;
159 struct sk_buff *skb;
161 rx_edma = &sc->rx.rx_edma[qtype];
163 while ((skb = __skb_dequeue(&rx_edma->rx_fifo)) != NULL) {
164 bf = SKB_CB_ATHBUF(skb);
165 BUG_ON(!bf);
166 list_add_tail(&bf->list, &sc->rx.rxbuf);
170 static void ath_rx_edma_cleanup(struct ath_softc *sc)
172 struct ath_hw *ah = sc->sc_ah;
173 struct ath_common *common = ath9k_hw_common(ah);
174 struct ath_buf *bf;
176 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
177 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
179 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
180 if (bf->bf_mpdu) {
181 dma_unmap_single(sc->dev, bf->bf_buf_addr,
182 common->rx_bufsize,
183 DMA_BIDIRECTIONAL);
184 dev_kfree_skb_any(bf->bf_mpdu);
185 bf->bf_buf_addr = 0;
186 bf->bf_mpdu = NULL;
191 static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size)
193 skb_queue_head_init(&rx_edma->rx_fifo);
194 rx_edma->rx_fifo_hwsize = size;
197 static int ath_rx_edma_init(struct ath_softc *sc, int nbufs)
199 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
200 struct ath_hw *ah = sc->sc_ah;
201 struct sk_buff *skb;
202 struct ath_buf *bf;
203 int error = 0, i;
204 u32 size;
206 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
207 ah->caps.rx_status_len);
209 ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP],
210 ah->caps.rx_lp_qdepth);
211 ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP],
212 ah->caps.rx_hp_qdepth);
214 size = sizeof(struct ath_buf) * nbufs;
215 bf = devm_kzalloc(sc->dev, size, GFP_KERNEL);
216 if (!bf)
217 return -ENOMEM;
219 INIT_LIST_HEAD(&sc->rx.rxbuf);
221 for (i = 0; i < nbufs; i++, bf++) {
222 skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL);
223 if (!skb) {
224 error = -ENOMEM;
225 goto rx_init_fail;
228 memset(skb->data, 0, common->rx_bufsize);
229 bf->bf_mpdu = skb;
231 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
232 common->rx_bufsize,
233 DMA_BIDIRECTIONAL);
234 if (unlikely(dma_mapping_error(sc->dev,
235 bf->bf_buf_addr))) {
236 dev_kfree_skb_any(skb);
237 bf->bf_mpdu = NULL;
238 bf->bf_buf_addr = 0;
239 ath_err(common,
240 "dma_mapping_error() on RX init\n");
241 error = -ENOMEM;
242 goto rx_init_fail;
245 list_add_tail(&bf->list, &sc->rx.rxbuf);
248 return 0;
250 rx_init_fail:
251 ath_rx_edma_cleanup(sc);
252 return error;
255 static void ath_edma_start_recv(struct ath_softc *sc)
257 ath9k_hw_rxena(sc->sc_ah);
258 ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP);
259 ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP);
260 ath_opmode_init(sc);
261 ath9k_hw_startpcureceive(sc->sc_ah, !!(sc->hw->conf.flags & IEEE80211_CONF_OFFCHANNEL));
264 static void ath_edma_stop_recv(struct ath_softc *sc)
266 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
267 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
270 int ath_rx_init(struct ath_softc *sc, int nbufs)
272 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
273 struct sk_buff *skb;
274 struct ath_buf *bf;
275 int error = 0;
277 spin_lock_init(&sc->sc_pcu_lock);
279 common->rx_bufsize = IEEE80211_MAX_MPDU_LEN / 2 +
280 sc->sc_ah->caps.rx_status_len;
282 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
283 return ath_rx_edma_init(sc, nbufs);
285 ath_dbg(common, CONFIG, "cachelsz %u rxbufsize %u\n",
286 common->cachelsz, common->rx_bufsize);
288 /* Initialize rx descriptors */
290 error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf,
291 "rx", nbufs, 1, 0);
292 if (error != 0) {
293 ath_err(common,
294 "failed to allocate rx descriptors: %d\n",
295 error);
296 goto err;
299 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
300 skb = ath_rxbuf_alloc(common, common->rx_bufsize,
301 GFP_KERNEL);
302 if (skb == NULL) {
303 error = -ENOMEM;
304 goto err;
307 bf->bf_mpdu = skb;
308 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
309 common->rx_bufsize,
310 DMA_FROM_DEVICE);
311 if (unlikely(dma_mapping_error(sc->dev,
312 bf->bf_buf_addr))) {
313 dev_kfree_skb_any(skb);
314 bf->bf_mpdu = NULL;
315 bf->bf_buf_addr = 0;
316 ath_err(common,
317 "dma_mapping_error() on RX init\n");
318 error = -ENOMEM;
319 goto err;
322 sc->rx.rxlink = NULL;
323 err:
324 if (error)
325 ath_rx_cleanup(sc);
327 return error;
330 void ath_rx_cleanup(struct ath_softc *sc)
332 struct ath_hw *ah = sc->sc_ah;
333 struct ath_common *common = ath9k_hw_common(ah);
334 struct sk_buff *skb;
335 struct ath_buf *bf;
337 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
338 ath_rx_edma_cleanup(sc);
339 return;
342 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
343 skb = bf->bf_mpdu;
344 if (skb) {
345 dma_unmap_single(sc->dev, bf->bf_buf_addr,
346 common->rx_bufsize,
347 DMA_FROM_DEVICE);
348 dev_kfree_skb(skb);
349 bf->bf_buf_addr = 0;
350 bf->bf_mpdu = NULL;
356 * Calculate the receive filter according to the
357 * operating mode and state:
359 * o always accept unicast, broadcast, and multicast traffic
360 * o maintain current state of phy error reception (the hal
361 * may enable phy error frames for noise immunity work)
362 * o probe request frames are accepted only when operating in
363 * hostap, adhoc, or monitor modes
364 * o enable promiscuous mode according to the interface state
365 * o accept beacons:
366 * - when operating in adhoc mode so the 802.11 layer creates
367 * node table entries for peers,
368 * - when operating in station mode for collecting rssi data when
369 * the station is otherwise quiet, or
370 * - when operating as a repeater so we see repeater-sta beacons
371 * - when scanning
374 u32 ath_calcrxfilter(struct ath_softc *sc)
376 u32 rfilt;
378 rfilt = ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST
379 | ATH9K_RX_FILTER_MCAST;
381 /* if operating on a DFS channel, enable radar pulse detection */
382 if (sc->hw->conf.radar_enabled)
383 rfilt |= ATH9K_RX_FILTER_PHYRADAR | ATH9K_RX_FILTER_PHYERR;
385 if (sc->rx.rxfilter & FIF_PROBE_REQ)
386 rfilt |= ATH9K_RX_FILTER_PROBEREQ;
389 * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station
390 * mode interface or when in monitor mode. AP mode does not need this
391 * since it receives all in-BSS frames anyway.
393 if (sc->sc_ah->is_monitoring)
394 rfilt |= ATH9K_RX_FILTER_PROM;
396 if (sc->rx.rxfilter & FIF_CONTROL)
397 rfilt |= ATH9K_RX_FILTER_CONTROL;
399 if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) &&
400 (sc->nvifs <= 1) &&
401 !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC))
402 rfilt |= ATH9K_RX_FILTER_MYBEACON;
403 else
404 rfilt |= ATH9K_RX_FILTER_BEACON;
406 if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
407 (sc->rx.rxfilter & FIF_PSPOLL))
408 rfilt |= ATH9K_RX_FILTER_PSPOLL;
410 if (conf_is_ht(&sc->hw->conf))
411 rfilt |= ATH9K_RX_FILTER_COMP_BAR;
413 if (sc->nvifs > 1 || (sc->rx.rxfilter & FIF_OTHER_BSS)) {
414 /* This is needed for older chips */
415 if (sc->sc_ah->hw_version.macVersion <= AR_SREV_VERSION_9160)
416 rfilt |= ATH9K_RX_FILTER_PROM;
417 rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL;
420 if (AR_SREV_9550(sc->sc_ah))
421 rfilt |= ATH9K_RX_FILTER_4ADDRESS;
423 return rfilt;
427 int ath_startrecv(struct ath_softc *sc)
429 struct ath_hw *ah = sc->sc_ah;
430 struct ath_buf *bf, *tbf;
432 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
433 ath_edma_start_recv(sc);
434 return 0;
437 if (list_empty(&sc->rx.rxbuf))
438 goto start_recv;
440 sc->rx.buf_hold = NULL;
441 sc->rx.rxlink = NULL;
442 list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) {
443 ath_rx_buf_link(sc, bf);
446 /* We could have deleted elements so the list may be empty now */
447 if (list_empty(&sc->rx.rxbuf))
448 goto start_recv;
450 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
451 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
452 ath9k_hw_rxena(ah);
454 start_recv:
455 ath_opmode_init(sc);
456 ath9k_hw_startpcureceive(ah, !!(sc->hw->conf.flags & IEEE80211_CONF_OFFCHANNEL));
458 return 0;
461 static void ath_flushrecv(struct ath_softc *sc)
463 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
464 ath_rx_tasklet(sc, 1, true);
465 ath_rx_tasklet(sc, 1, false);
468 bool ath_stoprecv(struct ath_softc *sc)
470 struct ath_hw *ah = sc->sc_ah;
471 bool stopped, reset = false;
473 ath9k_hw_abortpcurecv(ah);
474 ath9k_hw_setrxfilter(ah, 0);
475 stopped = ath9k_hw_stopdmarecv(ah, &reset);
477 ath_flushrecv(sc);
479 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
480 ath_edma_stop_recv(sc);
481 else
482 sc->rx.rxlink = NULL;
484 if (!(ah->ah_flags & AH_UNPLUGGED) &&
485 unlikely(!stopped)) {
486 ath_err(ath9k_hw_common(sc->sc_ah),
487 "Could not stop RX, we could be "
488 "confusing the DMA engine when we start RX up\n");
489 ATH_DBG_WARN_ON_ONCE(!stopped);
491 return stopped && !reset;
494 static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb)
496 /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */
497 struct ieee80211_mgmt *mgmt;
498 u8 *pos, *end, id, elen;
499 struct ieee80211_tim_ie *tim;
501 mgmt = (struct ieee80211_mgmt *)skb->data;
502 pos = mgmt->u.beacon.variable;
503 end = skb->data + skb->len;
505 while (pos + 2 < end) {
506 id = *pos++;
507 elen = *pos++;
508 if (pos + elen > end)
509 break;
511 if (id == WLAN_EID_TIM) {
512 if (elen < sizeof(*tim))
513 break;
514 tim = (struct ieee80211_tim_ie *) pos;
515 if (tim->dtim_count != 0)
516 break;
517 return tim->bitmap_ctrl & 0x01;
520 pos += elen;
523 return false;
526 static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb)
528 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
530 if (skb->len < 24 + 8 + 2 + 2)
531 return;
533 sc->ps_flags &= ~PS_WAIT_FOR_BEACON;
535 if (sc->ps_flags & PS_BEACON_SYNC) {
536 sc->ps_flags &= ~PS_BEACON_SYNC;
537 ath_dbg(common, PS,
538 "Reconfigure beacon timers based on synchronized timestamp\n");
539 ath9k_set_beacon(sc);
542 if (ath_beacon_dtim_pending_cab(skb)) {
544 * Remain awake waiting for buffered broadcast/multicast
545 * frames. If the last broadcast/multicast frame is not
546 * received properly, the next beacon frame will work as
547 * a backup trigger for returning into NETWORK SLEEP state,
548 * so we are waiting for it as well.
550 ath_dbg(common, PS,
551 "Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n");
552 sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON;
553 return;
556 if (sc->ps_flags & PS_WAIT_FOR_CAB) {
558 * This can happen if a broadcast frame is dropped or the AP
559 * fails to send a frame indicating that all CAB frames have
560 * been delivered.
562 sc->ps_flags &= ~PS_WAIT_FOR_CAB;
563 ath_dbg(common, PS, "PS wait for CAB frames timed out\n");
567 static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb, bool mybeacon)
569 struct ieee80211_hdr *hdr;
570 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
572 hdr = (struct ieee80211_hdr *)skb->data;
574 /* Process Beacon and CAB receive in PS state */
575 if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc))
576 && mybeacon) {
577 ath_rx_ps_beacon(sc, skb);
578 } else if ((sc->ps_flags & PS_WAIT_FOR_CAB) &&
579 (ieee80211_is_data(hdr->frame_control) ||
580 ieee80211_is_action(hdr->frame_control)) &&
581 is_multicast_ether_addr(hdr->addr1) &&
582 !ieee80211_has_moredata(hdr->frame_control)) {
584 * No more broadcast/multicast frames to be received at this
585 * point.
587 sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON);
588 ath_dbg(common, PS,
589 "All PS CAB frames received, back to sleep\n");
590 } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) &&
591 !is_multicast_ether_addr(hdr->addr1) &&
592 !ieee80211_has_morefrags(hdr->frame_control)) {
593 sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA;
594 ath_dbg(common, PS,
595 "Going back to sleep after having received PS-Poll data (0x%lx)\n",
596 sc->ps_flags & (PS_WAIT_FOR_BEACON |
597 PS_WAIT_FOR_CAB |
598 PS_WAIT_FOR_PSPOLL_DATA |
599 PS_WAIT_FOR_TX_ACK));
603 static bool ath_edma_get_buffers(struct ath_softc *sc,
604 enum ath9k_rx_qtype qtype,
605 struct ath_rx_status *rs,
606 struct ath_buf **dest)
608 struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
609 struct ath_hw *ah = sc->sc_ah;
610 struct ath_common *common = ath9k_hw_common(ah);
611 struct sk_buff *skb;
612 struct ath_buf *bf;
613 int ret;
615 skb = skb_peek(&rx_edma->rx_fifo);
616 if (!skb)
617 return false;
619 bf = SKB_CB_ATHBUF(skb);
620 BUG_ON(!bf);
622 dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
623 common->rx_bufsize, DMA_FROM_DEVICE);
625 ret = ath9k_hw_process_rxdesc_edma(ah, rs, skb->data);
626 if (ret == -EINPROGRESS) {
627 /*let device gain the buffer again*/
628 dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
629 common->rx_bufsize, DMA_FROM_DEVICE);
630 return false;
633 __skb_unlink(skb, &rx_edma->rx_fifo);
634 if (ret == -EINVAL) {
635 /* corrupt descriptor, skip this one and the following one */
636 list_add_tail(&bf->list, &sc->rx.rxbuf);
637 ath_rx_edma_buf_link(sc, qtype);
639 skb = skb_peek(&rx_edma->rx_fifo);
640 if (skb) {
641 bf = SKB_CB_ATHBUF(skb);
642 BUG_ON(!bf);
644 __skb_unlink(skb, &rx_edma->rx_fifo);
645 list_add_tail(&bf->list, &sc->rx.rxbuf);
646 ath_rx_edma_buf_link(sc, qtype);
649 bf = NULL;
652 *dest = bf;
653 return true;
656 static struct ath_buf *ath_edma_get_next_rx_buf(struct ath_softc *sc,
657 struct ath_rx_status *rs,
658 enum ath9k_rx_qtype qtype)
660 struct ath_buf *bf = NULL;
662 while (ath_edma_get_buffers(sc, qtype, rs, &bf)) {
663 if (!bf)
664 continue;
666 return bf;
668 return NULL;
671 static struct ath_buf *ath_get_next_rx_buf(struct ath_softc *sc,
672 struct ath_rx_status *rs)
674 struct ath_hw *ah = sc->sc_ah;
675 struct ath_common *common = ath9k_hw_common(ah);
676 struct ath_desc *ds;
677 struct ath_buf *bf;
678 int ret;
680 if (list_empty(&sc->rx.rxbuf)) {
681 sc->rx.rxlink = NULL;
682 return NULL;
685 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
686 if (bf == sc->rx.buf_hold)
687 return NULL;
689 ds = bf->bf_desc;
692 * Must provide the virtual address of the current
693 * descriptor, the physical address, and the virtual
694 * address of the next descriptor in the h/w chain.
695 * This allows the HAL to look ahead to see if the
696 * hardware is done with a descriptor by checking the
697 * done bit in the following descriptor and the address
698 * of the current descriptor the DMA engine is working
699 * on. All this is necessary because of our use of
700 * a self-linked list to avoid rx overruns.
702 ret = ath9k_hw_rxprocdesc(ah, ds, rs);
703 if (ret == -EINPROGRESS) {
704 struct ath_rx_status trs;
705 struct ath_buf *tbf;
706 struct ath_desc *tds;
708 memset(&trs, 0, sizeof(trs));
709 if (list_is_last(&bf->list, &sc->rx.rxbuf)) {
710 sc->rx.rxlink = NULL;
711 return NULL;
714 tbf = list_entry(bf->list.next, struct ath_buf, list);
717 * On some hardware the descriptor status words could
718 * get corrupted, including the done bit. Because of
719 * this, check if the next descriptor's done bit is
720 * set or not.
722 * If the next descriptor's done bit is set, the current
723 * descriptor has been corrupted. Force s/w to discard
724 * this descriptor and continue...
727 tds = tbf->bf_desc;
728 ret = ath9k_hw_rxprocdesc(ah, tds, &trs);
729 if (ret == -EINPROGRESS)
730 return NULL;
733 * mark descriptor as zero-length and set the 'more'
734 * flag to ensure that both buffers get discarded
736 rs->rs_datalen = 0;
737 rs->rs_more = true;
740 list_del(&bf->list);
741 if (!bf->bf_mpdu)
742 return bf;
745 * Synchronize the DMA transfer with CPU before
746 * 1. accessing the frame
747 * 2. requeueing the same buffer to h/w
749 dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
750 common->rx_bufsize,
751 DMA_FROM_DEVICE);
753 return bf;
756 /* Assumes you've already done the endian to CPU conversion */
757 static bool ath9k_rx_accept(struct ath_common *common,
758 struct ieee80211_hdr *hdr,
759 struct ieee80211_rx_status *rxs,
760 struct ath_rx_status *rx_stats,
761 bool *decrypt_error)
763 struct ath_softc *sc = (struct ath_softc *) common->priv;
764 bool is_mc, is_valid_tkip, strip_mic, mic_error;
765 struct ath_hw *ah = common->ah;
766 __le16 fc;
768 fc = hdr->frame_control;
770 is_mc = !!is_multicast_ether_addr(hdr->addr1);
771 is_valid_tkip = rx_stats->rs_keyix != ATH9K_RXKEYIX_INVALID &&
772 test_bit(rx_stats->rs_keyix, common->tkip_keymap);
773 strip_mic = is_valid_tkip && ieee80211_is_data(fc) &&
774 ieee80211_has_protected(fc) &&
775 !(rx_stats->rs_status &
776 (ATH9K_RXERR_DECRYPT | ATH9K_RXERR_CRC | ATH9K_RXERR_MIC |
777 ATH9K_RXERR_KEYMISS));
780 * Key miss events are only relevant for pairwise keys where the
781 * descriptor does contain a valid key index. This has been observed
782 * mostly with CCMP encryption.
784 if (rx_stats->rs_keyix == ATH9K_RXKEYIX_INVALID ||
785 !test_bit(rx_stats->rs_keyix, common->ccmp_keymap))
786 rx_stats->rs_status &= ~ATH9K_RXERR_KEYMISS;
788 mic_error = is_valid_tkip && !ieee80211_is_ctl(fc) &&
789 !ieee80211_has_morefrags(fc) &&
790 !(le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG) &&
791 (rx_stats->rs_status & ATH9K_RXERR_MIC);
794 * The rx_stats->rs_status will not be set until the end of the
795 * chained descriptors so it can be ignored if rs_more is set. The
796 * rs_more will be false at the last element of the chained
797 * descriptors.
799 if (rx_stats->rs_status != 0) {
800 u8 status_mask;
802 if (rx_stats->rs_status & ATH9K_RXERR_CRC) {
803 rxs->flag |= RX_FLAG_FAILED_FCS_CRC;
804 mic_error = false;
807 if ((rx_stats->rs_status & ATH9K_RXERR_DECRYPT) ||
808 (!is_mc && (rx_stats->rs_status & ATH9K_RXERR_KEYMISS))) {
809 *decrypt_error = true;
810 mic_error = false;
814 * Reject error frames with the exception of
815 * decryption and MIC failures. For monitor mode,
816 * we also ignore the CRC error.
818 status_mask = ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC |
819 ATH9K_RXERR_KEYMISS;
821 if (ah->is_monitoring && (sc->rx.rxfilter & FIF_FCSFAIL))
822 status_mask |= ATH9K_RXERR_CRC;
824 if (rx_stats->rs_status & ~status_mask)
825 return false;
829 * For unicast frames the MIC error bit can have false positives,
830 * so all MIC error reports need to be validated in software.
831 * False negatives are not common, so skip software verification
832 * if the hardware considers the MIC valid.
834 if (strip_mic)
835 rxs->flag |= RX_FLAG_MMIC_STRIPPED;
836 else if (is_mc && mic_error)
837 rxs->flag |= RX_FLAG_MMIC_ERROR;
839 return true;
842 static int ath9k_process_rate(struct ath_common *common,
843 struct ieee80211_hw *hw,
844 struct ath_rx_status *rx_stats,
845 struct ieee80211_rx_status *rxs)
847 struct ieee80211_supported_band *sband;
848 enum ieee80211_band band;
849 unsigned int i = 0;
850 struct ath_softc __maybe_unused *sc = common->priv;
852 band = hw->conf.chandef.chan->band;
853 sband = hw->wiphy->bands[band];
855 if (rx_stats->rs_rate & 0x80) {
856 /* HT rate */
857 rxs->flag |= RX_FLAG_HT;
858 rxs->flag |= rx_stats->flag;
859 rxs->rate_idx = rx_stats->rs_rate & 0x7f;
860 return 0;
863 for (i = 0; i < sband->n_bitrates; i++) {
864 if (sband->bitrates[i].hw_value == rx_stats->rs_rate) {
865 rxs->rate_idx = i;
866 return 0;
868 if (sband->bitrates[i].hw_value_short == rx_stats->rs_rate) {
869 rxs->flag |= RX_FLAG_SHORTPRE;
870 rxs->rate_idx = i;
871 return 0;
876 * No valid hardware bitrate found -- we should not get here
877 * because hardware has already validated this frame as OK.
879 ath_dbg(common, ANY,
880 "unsupported hw bitrate detected 0x%02x using 1 Mbit\n",
881 rx_stats->rs_rate);
882 RX_STAT_INC(rx_rate_err);
883 return -EINVAL;
886 static void ath9k_process_rssi(struct ath_common *common,
887 struct ieee80211_hw *hw,
888 struct ieee80211_hdr *hdr,
889 struct ath_rx_status *rx_stats)
891 struct ath_softc *sc = hw->priv;
892 struct ath_hw *ah = common->ah;
893 int last_rssi;
894 int rssi = rx_stats->rs_rssi;
896 if (!rx_stats->is_mybeacon ||
897 ((ah->opmode != NL80211_IFTYPE_STATION) &&
898 (ah->opmode != NL80211_IFTYPE_ADHOC)))
899 return;
901 if (rx_stats->rs_rssi != ATH9K_RSSI_BAD && !rx_stats->rs_moreaggr)
902 ATH_RSSI_LPF(sc->last_rssi, rx_stats->rs_rssi);
904 last_rssi = sc->last_rssi;
905 if (likely(last_rssi != ATH_RSSI_DUMMY_MARKER))
906 rssi = ATH_EP_RND(last_rssi, ATH_RSSI_EP_MULTIPLIER);
907 if (rssi < 0)
908 rssi = 0;
910 /* Update Beacon RSSI, this is used by ANI. */
911 ah->stats.avgbrssi = rssi;
914 static void ath9k_process_tsf(struct ath_rx_status *rs,
915 struct ieee80211_rx_status *rxs,
916 u64 tsf)
918 u32 tsf_lower = tsf & 0xffffffff;
920 rxs->mactime = (tsf & ~0xffffffffULL) | rs->rs_tstamp;
921 if (rs->rs_tstamp > tsf_lower &&
922 unlikely(rs->rs_tstamp - tsf_lower > 0x10000000))
923 rxs->mactime -= 0x100000000ULL;
925 if (rs->rs_tstamp < tsf_lower &&
926 unlikely(tsf_lower - rs->rs_tstamp > 0x10000000))
927 rxs->mactime += 0x100000000ULL;
930 #ifdef CONFIG_ATH9K_DEBUGFS
931 static s8 fix_rssi_inv_only(u8 rssi_val)
933 if (rssi_val == 128)
934 rssi_val = 0;
935 return (s8) rssi_val;
937 #endif
939 /* returns 1 if this was a spectral frame, even if not handled. */
940 static int ath_process_fft(struct ath_softc *sc, struct ieee80211_hdr *hdr,
941 struct ath_rx_status *rs, u64 tsf)
943 #ifdef CONFIG_ATH9K_DEBUGFS
944 struct ath_hw *ah = sc->sc_ah;
945 u8 bins[SPECTRAL_HT20_NUM_BINS];
946 u8 *vdata = (u8 *)hdr;
947 struct fft_sample_ht20 fft_sample;
948 struct ath_radar_info *radar_info;
949 struct ath_ht20_mag_info *mag_info;
950 int len = rs->rs_datalen;
951 int dc_pos;
952 u16 length, max_magnitude;
954 /* AR9280 and before report via ATH9K_PHYERR_RADAR, AR93xx and newer
955 * via ATH9K_PHYERR_SPECTRAL. Haven't seen ATH9K_PHYERR_FALSE_RADAR_EXT
956 * yet, but this is supposed to be possible as well.
958 if (rs->rs_phyerr != ATH9K_PHYERR_RADAR &&
959 rs->rs_phyerr != ATH9K_PHYERR_FALSE_RADAR_EXT &&
960 rs->rs_phyerr != ATH9K_PHYERR_SPECTRAL)
961 return 0;
963 /* check if spectral scan bit is set. This does not have to be checked
964 * if received through a SPECTRAL phy error, but shouldn't hurt.
966 radar_info = ((struct ath_radar_info *)&vdata[len]) - 1;
967 if (!(radar_info->pulse_bw_info & SPECTRAL_SCAN_BITMASK))
968 return 0;
970 /* Variation in the data length is possible and will be fixed later.
971 * Note that we only support HT20 for now.
973 * TODO: add HT20_40 support as well.
975 if ((len > SPECTRAL_HT20_TOTAL_DATA_LEN + 2) ||
976 (len < SPECTRAL_HT20_TOTAL_DATA_LEN - 1))
977 return 1;
979 fft_sample.tlv.type = ATH_FFT_SAMPLE_HT20;
980 length = sizeof(fft_sample) - sizeof(fft_sample.tlv);
981 fft_sample.tlv.length = __cpu_to_be16(length);
983 fft_sample.freq = __cpu_to_be16(ah->curchan->chan->center_freq);
984 fft_sample.rssi = fix_rssi_inv_only(rs->rs_rssi_ctl0);
985 fft_sample.noise = ah->noise;
987 switch (len - SPECTRAL_HT20_TOTAL_DATA_LEN) {
988 case 0:
989 /* length correct, nothing to do. */
990 memcpy(bins, vdata, SPECTRAL_HT20_NUM_BINS);
991 break;
992 case -1:
993 /* first byte missing, duplicate it. */
994 memcpy(&bins[1], vdata, SPECTRAL_HT20_NUM_BINS - 1);
995 bins[0] = vdata[0];
996 break;
997 case 2:
998 /* MAC added 2 extra bytes at bin 30 and 32, remove them. */
999 memcpy(bins, vdata, 30);
1000 bins[30] = vdata[31];
1001 memcpy(&bins[31], &vdata[33], SPECTRAL_HT20_NUM_BINS - 31);
1002 break;
1003 case 1:
1004 /* MAC added 2 extra bytes AND first byte is missing. */
1005 bins[0] = vdata[0];
1006 memcpy(&bins[0], vdata, 30);
1007 bins[31] = vdata[31];
1008 memcpy(&bins[32], &vdata[33], SPECTRAL_HT20_NUM_BINS - 32);
1009 break;
1010 default:
1011 return 1;
1014 /* DC value (value in the middle) is the blind spot of the spectral
1015 * sample and invalid, interpolate it.
1017 dc_pos = SPECTRAL_HT20_NUM_BINS / 2;
1018 bins[dc_pos] = (bins[dc_pos + 1] + bins[dc_pos - 1]) / 2;
1020 /* mag data is at the end of the frame, in front of radar_info */
1021 mag_info = ((struct ath_ht20_mag_info *)radar_info) - 1;
1023 /* copy raw bins without scaling them */
1024 memcpy(fft_sample.data, bins, SPECTRAL_HT20_NUM_BINS);
1025 fft_sample.max_exp = mag_info->max_exp & 0xf;
1027 max_magnitude = spectral_max_magnitude(mag_info->all_bins);
1028 fft_sample.max_magnitude = __cpu_to_be16(max_magnitude);
1029 fft_sample.max_index = spectral_max_index(mag_info->all_bins);
1030 fft_sample.bitmap_weight = spectral_bitmap_weight(mag_info->all_bins);
1031 fft_sample.tsf = __cpu_to_be64(tsf);
1033 ath_debug_send_fft_sample(sc, &fft_sample.tlv);
1034 return 1;
1035 #else
1036 return 0;
1037 #endif
1040 static bool ath9k_is_mybeacon(struct ath_softc *sc, struct ieee80211_hdr *hdr)
1042 struct ath_hw *ah = sc->sc_ah;
1043 struct ath_common *common = ath9k_hw_common(ah);
1045 if (ieee80211_is_beacon(hdr->frame_control)) {
1046 RX_STAT_INC(rx_beacons);
1047 if (!is_zero_ether_addr(common->curbssid) &&
1048 ether_addr_equal(hdr->addr3, common->curbssid))
1049 return true;
1052 return false;
1056 * For Decrypt or Demic errors, we only mark packet status here and always push
1057 * up the frame up to let mac80211 handle the actual error case, be it no
1058 * decryption key or real decryption error. This let us keep statistics there.
1060 static int ath9k_rx_skb_preprocess(struct ath_softc *sc,
1061 struct sk_buff *skb,
1062 struct ath_rx_status *rx_stats,
1063 struct ieee80211_rx_status *rx_status,
1064 bool *decrypt_error, u64 tsf)
1066 struct ieee80211_hw *hw = sc->hw;
1067 struct ath_hw *ah = sc->sc_ah;
1068 struct ath_common *common = ath9k_hw_common(ah);
1069 struct ieee80211_hdr *hdr;
1070 bool discard_current = sc->rx.discard_next;
1073 * Discard corrupt descriptors which are marked in
1074 * ath_get_next_rx_buf().
1076 sc->rx.discard_next = rx_stats->rs_more;
1077 if (discard_current)
1078 return -EINVAL;
1081 * Discard zero-length packets.
1083 if (!rx_stats->rs_datalen) {
1084 RX_STAT_INC(rx_len_err);
1085 return -EINVAL;
1089 * rs_status follows rs_datalen so if rs_datalen is too large
1090 * we can take a hint that hardware corrupted it, so ignore
1091 * those frames.
1093 if (rx_stats->rs_datalen > (common->rx_bufsize - ah->caps.rx_status_len)) {
1094 RX_STAT_INC(rx_len_err);
1095 return -EINVAL;
1098 /* Only use status info from the last fragment */
1099 if (rx_stats->rs_more)
1100 return 0;
1102 hdr = (struct ieee80211_hdr *) (skb->data + ah->caps.rx_status_len);
1104 ath9k_process_tsf(rx_stats, rx_status, tsf);
1105 ath_debug_stat_rx(sc, rx_stats);
1108 * Process PHY errors and return so that the packet
1109 * can be dropped.
1111 if (rx_stats->rs_status & ATH9K_RXERR_PHY) {
1112 ath9k_dfs_process_phyerr(sc, hdr, rx_stats, rx_status->mactime);
1113 if (ath_process_fft(sc, hdr, rx_stats, rx_status->mactime))
1114 RX_STAT_INC(rx_spectral);
1116 return -EINVAL;
1120 * everything but the rate is checked here, the rate check is done
1121 * separately to avoid doing two lookups for a rate for each frame.
1123 if (!ath9k_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error))
1124 return -EINVAL;
1126 rx_stats->is_mybeacon = ath9k_is_mybeacon(sc, hdr);
1128 if (ath9k_process_rate(common, hw, rx_stats, rx_status))
1129 return -EINVAL;
1131 ath9k_process_rssi(common, hw, hdr, rx_stats);
1133 rx_status->band = hw->conf.chandef.chan->band;
1134 rx_status->freq = hw->conf.chandef.chan->center_freq;
1135 rx_status->signal = ah->noise + rx_stats->rs_rssi;
1136 rx_status->antenna = rx_stats->rs_antenna;
1137 rx_status->flag |= RX_FLAG_MACTIME_END;
1138 if (rx_stats->rs_moreaggr)
1139 rx_status->flag |= RX_FLAG_NO_SIGNAL_VAL;
1141 sc->rx.discard_next = false;
1143 #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
1144 if (ieee80211_is_data_present(hdr->frame_control) &&
1145 !ieee80211_is_qos_nullfunc(hdr->frame_control))
1146 sc->rx.num_pkts++;
1147 #endif
1149 return 0;
1152 static void ath9k_rx_skb_postprocess(struct ath_common *common,
1153 struct sk_buff *skb,
1154 struct ath_rx_status *rx_stats,
1155 struct ieee80211_rx_status *rxs,
1156 bool decrypt_error)
1158 struct ath_hw *ah = common->ah;
1159 struct ieee80211_hdr *hdr;
1160 int hdrlen, padpos, padsize;
1161 u8 keyix;
1162 __le16 fc;
1164 /* see if any padding is done by the hw and remove it */
1165 hdr = (struct ieee80211_hdr *) skb->data;
1166 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1167 fc = hdr->frame_control;
1168 padpos = ieee80211_hdrlen(fc);
1170 /* The MAC header is padded to have 32-bit boundary if the
1171 * packet payload is non-zero. The general calculation for
1172 * padsize would take into account odd header lengths:
1173 * padsize = (4 - padpos % 4) % 4; However, since only
1174 * even-length headers are used, padding can only be 0 or 2
1175 * bytes and we can optimize this a bit. In addition, we must
1176 * not try to remove padding from short control frames that do
1177 * not have payload. */
1178 padsize = padpos & 3;
1179 if (padsize && skb->len>=padpos+padsize+FCS_LEN) {
1180 memmove(skb->data + padsize, skb->data, padpos);
1181 skb_pull(skb, padsize);
1184 keyix = rx_stats->rs_keyix;
1186 if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error &&
1187 ieee80211_has_protected(fc)) {
1188 rxs->flag |= RX_FLAG_DECRYPTED;
1189 } else if (ieee80211_has_protected(fc)
1190 && !decrypt_error && skb->len >= hdrlen + 4) {
1191 keyix = skb->data[hdrlen + 3] >> 6;
1193 if (test_bit(keyix, common->keymap))
1194 rxs->flag |= RX_FLAG_DECRYPTED;
1196 if (ah->sw_mgmt_crypto &&
1197 (rxs->flag & RX_FLAG_DECRYPTED) &&
1198 ieee80211_is_mgmt(fc))
1199 /* Use software decrypt for management frames. */
1200 rxs->flag &= ~RX_FLAG_DECRYPTED;
1203 static void ath9k_apply_ampdu_details(struct ath_softc *sc,
1204 struct ath_rx_status *rs, struct ieee80211_rx_status *rxs)
1206 if (rs->rs_isaggr) {
1207 rxs->flag |= RX_FLAG_AMPDU_DETAILS | RX_FLAG_AMPDU_LAST_KNOWN;
1209 rxs->ampdu_reference = sc->rx.ampdu_ref;
1211 if (!rs->rs_moreaggr) {
1212 rxs->flag |= RX_FLAG_AMPDU_IS_LAST;
1213 sc->rx.ampdu_ref++;
1216 if (rs->rs_flags & ATH9K_RX_DELIM_CRC_PRE)
1217 rxs->flag |= RX_FLAG_AMPDU_DELIM_CRC_ERROR;
1221 int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp)
1223 struct ath_buf *bf;
1224 struct sk_buff *skb = NULL, *requeue_skb, *hdr_skb;
1225 struct ieee80211_rx_status *rxs;
1226 struct ath_hw *ah = sc->sc_ah;
1227 struct ath9k_hw_capabilities *pCap = &ah->caps;
1228 struct ath_common *common = ath9k_hw_common(ah);
1229 struct ieee80211_hw *hw = sc->hw;
1230 int retval;
1231 struct ath_rx_status rs;
1232 enum ath9k_rx_qtype qtype;
1233 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1234 int dma_type;
1235 u64 tsf = 0;
1236 unsigned long flags;
1237 dma_addr_t new_buf_addr;
1239 if (edma)
1240 dma_type = DMA_BIDIRECTIONAL;
1241 else
1242 dma_type = DMA_FROM_DEVICE;
1244 qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP;
1246 tsf = ath9k_hw_gettsf64(ah);
1248 do {
1249 bool decrypt_error = false;
1251 memset(&rs, 0, sizeof(rs));
1252 if (edma)
1253 bf = ath_edma_get_next_rx_buf(sc, &rs, qtype);
1254 else
1255 bf = ath_get_next_rx_buf(sc, &rs);
1257 if (!bf)
1258 break;
1260 skb = bf->bf_mpdu;
1261 if (!skb)
1262 continue;
1265 * Take frame header from the first fragment and RX status from
1266 * the last one.
1268 if (sc->rx.frag)
1269 hdr_skb = sc->rx.frag;
1270 else
1271 hdr_skb = skb;
1273 rxs = IEEE80211_SKB_RXCB(hdr_skb);
1274 memset(rxs, 0, sizeof(struct ieee80211_rx_status));
1276 retval = ath9k_rx_skb_preprocess(sc, hdr_skb, &rs, rxs,
1277 &decrypt_error, tsf);
1278 if (retval)
1279 goto requeue_drop_frag;
1281 if (rs.is_mybeacon) {
1282 sc->hw_busy_count = 0;
1283 ath_start_rx_poll(sc, 3);
1285 /* Ensure we always have an skb to requeue once we are done
1286 * processing the current buffer's skb */
1287 requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC);
1289 /* If there is no memory we ignore the current RX'd frame,
1290 * tell hardware it can give us a new frame using the old
1291 * skb and put it at the tail of the sc->rx.rxbuf list for
1292 * processing. */
1293 if (!requeue_skb) {
1294 RX_STAT_INC(rx_oom_err);
1295 goto requeue_drop_frag;
1298 /* We will now give hardware our shiny new allocated skb */
1299 new_buf_addr = dma_map_single(sc->dev, requeue_skb->data,
1300 common->rx_bufsize, dma_type);
1301 if (unlikely(dma_mapping_error(sc->dev, new_buf_addr))) {
1302 dev_kfree_skb_any(requeue_skb);
1303 goto requeue_drop_frag;
1306 /* Unmap the frame */
1307 dma_unmap_single(sc->dev, bf->bf_buf_addr,
1308 common->rx_bufsize, dma_type);
1310 bf->bf_mpdu = requeue_skb;
1311 bf->bf_buf_addr = new_buf_addr;
1313 skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len);
1314 if (ah->caps.rx_status_len)
1315 skb_pull(skb, ah->caps.rx_status_len);
1317 if (!rs.rs_more)
1318 ath9k_rx_skb_postprocess(common, hdr_skb, &rs,
1319 rxs, decrypt_error);
1321 if (rs.rs_more) {
1322 RX_STAT_INC(rx_frags);
1324 * rs_more indicates chained descriptors which can be
1325 * used to link buffers together for a sort of
1326 * scatter-gather operation.
1328 if (sc->rx.frag) {
1329 /* too many fragments - cannot handle frame */
1330 dev_kfree_skb_any(sc->rx.frag);
1331 dev_kfree_skb_any(skb);
1332 RX_STAT_INC(rx_too_many_frags_err);
1333 skb = NULL;
1335 sc->rx.frag = skb;
1336 goto requeue;
1338 if (rs.rs_status & ATH9K_RXERR_CORRUPT_DESC)
1339 goto requeue_drop_frag;
1341 if (sc->rx.frag) {
1342 int space = skb->len - skb_tailroom(hdr_skb);
1344 if (pskb_expand_head(hdr_skb, 0, space, GFP_ATOMIC) < 0) {
1345 dev_kfree_skb(skb);
1346 RX_STAT_INC(rx_oom_err);
1347 goto requeue_drop_frag;
1350 sc->rx.frag = NULL;
1352 skb_copy_from_linear_data(skb, skb_put(hdr_skb, skb->len),
1353 skb->len);
1354 dev_kfree_skb_any(skb);
1355 skb = hdr_skb;
1358 if (rxs->flag & RX_FLAG_MMIC_STRIPPED)
1359 skb_trim(skb, skb->len - 8);
1361 spin_lock_irqsave(&sc->sc_pm_lock, flags);
1362 if ((sc->ps_flags & (PS_WAIT_FOR_BEACON |
1363 PS_WAIT_FOR_CAB |
1364 PS_WAIT_FOR_PSPOLL_DATA)) ||
1365 ath9k_check_auto_sleep(sc))
1366 ath_rx_ps(sc, skb, rs.is_mybeacon);
1367 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
1370 * Run the LNA combining algorithm only in these cases:
1372 * Standalone WLAN cards with both LNA/Antenna diversity
1373 * enabled in the EEPROM.
1375 * WLAN+BT cards which are in the supported card list
1376 * in ath_pci_id_table and the user has loaded the
1377 * driver with "bt_ant_diversity" set to true.
1379 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) {
1381 * Change the default rx antenna if rx diversity
1382 * chooses the other antenna 3 times in a row.
1384 if (sc->rx.defant != rs.rs_antenna) {
1385 if (++sc->rx.rxotherant >= 3)
1386 ath_setdefantenna(sc, rs.rs_antenna);
1387 } else {
1388 sc->rx.rxotherant = 0;
1391 if (pCap->hw_caps & ATH9K_HW_CAP_BT_ANT_DIV) {
1392 if (common->bt_ant_diversity)
1393 ath_ant_comb_scan(sc, &rs);
1394 } else {
1395 ath_ant_comb_scan(sc, &rs);
1399 ath9k_apply_ampdu_details(sc, &rs, rxs);
1401 ieee80211_rx(hw, skb);
1403 requeue_drop_frag:
1404 if (sc->rx.frag) {
1405 dev_kfree_skb_any(sc->rx.frag);
1406 sc->rx.frag = NULL;
1408 requeue:
1409 list_add_tail(&bf->list, &sc->rx.rxbuf);
1410 if (flush)
1411 continue;
1413 if (edma) {
1414 ath_rx_edma_buf_link(sc, qtype);
1415 } else {
1416 ath_rx_buf_relink(sc, bf);
1417 ath9k_hw_rxena(ah);
1419 } while (1);
1421 if (!(ah->imask & ATH9K_INT_RXEOL)) {
1422 ah->imask |= (ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
1423 ath9k_hw_set_interrupts(ah);
1426 return 0;