ncr5380: Remove duplicate comments
[linux-2.6/btrfs-unstable.git] / drivers / scsi / t128.h
blob9f06c1851069880600c85b25b03325dee80c8d46
1 /*
2 * Trantor T128/T128F/T228 defines
3 * Note : architecturally, the T100 and T128 are different and won't work
5 * Copyright 1993, Drew Eckhardt
6 * Visionary Computing
7 * (Unix and Linux consulting and custom programming)
8 * drew@colorado.edu
9 * +1 (303) 440-4894
11 * DISTRIBUTION RELEASE 3.
13 * For more information, please consult
15 * Trantor Systems, Ltd.
16 * T128/T128F/T228 SCSI Host Adapter
17 * Hardware Specifications
19 * Trantor Systems, Ltd.
20 * 5415 Randall Place
21 * Fremont, CA 94538
22 * 1+ (415) 770-1400, FAX 1+ (415) 770-9910
25 #ifndef T128_H
26 #define T128_H
28 #define T128_PUBLIC_RELEASE 3
30 #define TDEBUG 0
31 #define TDEBUG_INIT 0x1
32 #define TDEBUG_TRANSFER 0x2
35 * The trantor boards are memory mapped. They use an NCR5380 or
36 * equivalent (my sample board had part second sourced from ZILOG).
37 * NCR's recommended "Pseudo-DMA" architecture is used, where
38 * a PAL drives the DMA signals on the 5380 allowing fast, blind
39 * transfers with proper handshaking.
43 * Note : a boot switch is provided for the purpose of informing the
44 * firmware to boot or not boot from attached SCSI devices. So, I imagine
45 * there are fewer people who've yanked the ROM like they do on the Seagate
46 * to make bootup faster, and I'll probably use this for autodetection.
48 #define T_ROM_OFFSET 0
51 * Note : my sample board *WAS NOT* populated with the SRAM, so this
52 * can't be used for autodetection without a ROM present.
54 #define T_RAM_OFFSET 0x1800
57 * All of the registers are allocated 32 bytes of address space, except
58 * for the data register (read/write to/from the 5380 in pseudo-DMA mode)
59 */
60 #define T_CONTROL_REG_OFFSET 0x1c00 /* rw */
61 #define T_CR_INT 0x10 /* Enable interrupts */
62 #define T_CR_CT 0x02 /* Reset watchdog timer */
64 #define T_STATUS_REG_OFFSET 0x1c20 /* ro */
65 #define T_ST_BOOT 0x80 /* Boot switch */
66 #define T_ST_S3 0x40 /* User settable switches, */
67 #define T_ST_S2 0x20 /* read 0 when switch is on, 1 off */
68 #define T_ST_S1 0x10
69 #define T_ST_PS2 0x08 /* Set for Microchannel 228 */
70 #define T_ST_RDY 0x04 /* 5380 DRQ */
71 #define T_ST_TIM 0x02 /* indicates 40us watchdog timer fired */
72 #define T_ST_ZERO 0x01 /* Always zero */
74 #define T_5380_OFFSET 0x1d00 /* 8 registers here, see NCR5380.h */
76 #define T_DATA_REG_OFFSET 0x1e00 /* rw 512 bytes long */
78 #ifndef ASM
80 #ifndef CMD_PER_LUN
81 #define CMD_PER_LUN 2
82 #endif
84 #ifndef CAN_QUEUE
85 #define CAN_QUEUE 32
86 #endif
88 #define NCR5380_implementation_fields \
89 void __iomem *base
91 #define NCR5380_local_declare() \
92 void __iomem *base
94 #define NCR5380_setup(instance) \
95 base = ((struct NCR5380_hostdata *)(instance->hostdata))->base
97 #define T128_address(reg) (base + T_5380_OFFSET + ((reg) * 0x20))
99 #if !(TDEBUG & TDEBUG_TRANSFER)
100 #define NCR5380_read(reg) readb(T128_address(reg))
101 #define NCR5380_write(reg, value) writeb((value),(T128_address(reg)))
102 #else
103 #define NCR5380_read(reg) \
104 (((unsigned char) printk("scsi%d : read register %d at address %08x\n"\
105 , instance->hostno, (reg), T128_address(reg))), readb(T128_address(reg)))
107 #define NCR5380_write(reg, value) { \
108 printk("scsi%d : write %02x to register %d at address %08x\n", \
109 instance->hostno, (value), (reg), T128_address(reg)); \
110 writeb((value), (T128_address(reg))); \
112 #endif
114 #define NCR5380_intr t128_intr
115 #define do_NCR5380_intr do_t128_intr
116 #define NCR5380_queue_command t128_queue_command
117 #define NCR5380_abort t128_abort
118 #define NCR5380_bus_reset t128_bus_reset
119 #define NCR5380_show_info t128_show_info
120 #define NCR5380_write_info t128_write_info
122 /* 15 14 12 10 7 5 3
123 1101 0100 1010 1000 */
125 #define T128_IRQS 0xc4a8
127 #endif /* ndef ASM */
128 #endif /* T128_H */