b43: HT-PHY: implement stopping sample tone playback
[linux-2.6/btrfs-unstable.git] / drivers / net / wireless / b43 / phy_ht.h
blob7ec794b70f03c35c484fa39906bb4e5c88325b07
1 #ifndef B43_PHY_HT_H_
2 #define B43_PHY_HT_H_
4 #include "phy_common.h"
7 #define B43_PHY_HT_BBCFG 0x001 /* BB config */
8 #define B43_PHY_HT_BBCFG_RSTCCA 0x4000 /* Reset CCA */
9 #define B43_PHY_HT_BBCFG_RSTRX 0x8000 /* Reset RX */
10 #define B43_PHY_HT_BANDCTL 0x009 /* Band control */
11 #define B43_PHY_HT_BANDCTL_5GHZ 0x0001 /* Use the 5GHz band */
12 #define B43_PHY_HT_TABLE_ADDR 0x072 /* Table address */
13 #define B43_PHY_HT_TABLE_DATALO 0x073 /* Table data low */
14 #define B43_PHY_HT_TABLE_DATAHI 0x074 /* Table data high */
15 #define B43_PHY_HT_CLASS_CTL 0x0B0 /* Classifier control */
16 #define B43_PHY_HT_CLASS_CTL_CCK_EN 0x0001 /* CCK enable */
17 #define B43_PHY_HT_CLASS_CTL_OFDM_EN 0x0002 /* OFDM enable */
18 #define B43_PHY_HT_CLASS_CTL_WAITED_EN 0x0004 /* Waited enable */
19 #define B43_PHY_HT_IQLOCAL_CMDGCTL 0x0C2 /* I/Q LO cal command G control */
20 #define B43_PHY_HT_SAMP_CMD 0x0C3 /* Sample command */
21 #define B43_PHY_HT_SAMP_CMD_STOP 0x0002 /* Stop */
22 #define B43_PHY_HT_SAMP_STAT 0x0C7 /* Sample status */
23 #define B43_PHY_HT_BW1 0x1CE
24 #define B43_PHY_HT_BW2 0x1CF
25 #define B43_PHY_HT_BW3 0x1D0
26 #define B43_PHY_HT_BW4 0x1D1
27 #define B43_PHY_HT_BW5 0x1D2
28 #define B43_PHY_HT_BW6 0x1D3
29 #define B43_PHY_HT_TXPCTL_CMD_C1 0x1E7 /* TX power control command */
30 #define B43_PHY_HT_TXPCTL_CMD_C1_INIT 0x007F /* Init */
31 #define B43_PHY_HT_TXPCTL_CMD_C1_COEFF 0x2000 /* Power control coefficients */
32 #define B43_PHY_HT_TXPCTL_CMD_C1_HWPCTLEN 0x4000 /* Hardware TX power control enable */
33 #define B43_PHY_HT_TXPCTL_CMD_C1_PCTLEN 0x8000 /* TX power control enable */
34 #define B43_PHY_HT_TXPCTL_CMD_C2 0x222
35 #define B43_PHY_HT_TXPCTL_CMD_C2_INIT 0x007F
37 #define B43_PHY_HT_C1_CLIP1THRES B43_PHY_OFDM(0x00E)
38 #define B43_PHY_HT_C2_CLIP1THRES B43_PHY_OFDM(0x04E)
39 #define B43_PHY_HT_C3_CLIP1THRES B43_PHY_OFDM(0x08E)
41 #define B43_PHY_HT_RF_SEQ_MODE B43_PHY_EXTG(0x000)
42 #define B43_PHY_HT_RF_SEQ_TRIG B43_PHY_EXTG(0x003)
43 #define B43_PHY_HT_RF_SEQ_TRIG_RX2TX 0x0001 /* RX2TX */
44 #define B43_PHY_HT_RF_SEQ_TRIG_TX2RX 0x0002 /* TX2RX */
45 #define B43_PHY_HT_RF_SEQ_TRIG_UPGH 0x0004 /* Update gain H */
46 #define B43_PHY_HT_RF_SEQ_TRIG_UPGL 0x0008 /* Update gain L */
47 #define B43_PHY_HT_RF_SEQ_TRIG_UPGU 0x0010 /* Update gain U */
48 #define B43_PHY_HT_RF_SEQ_TRIG_RST2RX 0x0020 /* Reset to RX */
49 #define B43_PHY_HT_RF_SEQ_STATUS B43_PHY_EXTG(0x004)
50 /* Values for the status are the same as for the trigger */
52 #define B43_PHY_HT_RF_CTL1 B43_PHY_EXTG(0x010)
54 #define B43_PHY_HT_RF_CTL_INT_C1 B43_PHY_EXTG(0x04c)
55 #define B43_PHY_HT_RF_CTL_INT_C2 B43_PHY_EXTG(0x06c)
56 #define B43_PHY_HT_RF_CTL_INT_C3 B43_PHY_EXTG(0x08c)
58 #define B43_PHY_HT_AFE_C1_OVER B43_PHY_EXTG(0x110)
59 #define B43_PHY_HT_AFE_C1 B43_PHY_EXTG(0x111)
60 #define B43_PHY_HT_AFE_C2_OVER B43_PHY_EXTG(0x114)
61 #define B43_PHY_HT_AFE_C2 B43_PHY_EXTG(0x115)
62 #define B43_PHY_HT_AFE_C3_OVER B43_PHY_EXTG(0x118)
63 #define B43_PHY_HT_AFE_C3 B43_PHY_EXTG(0x119)
65 #define B43_PHY_HT_TXPCTL_CMD_C3 B43_PHY_EXTG(0x164)
66 #define B43_PHY_HT_TXPCTL_CMD_C3_INIT 0x007F
68 #define B43_PHY_HT_TEST B43_PHY_N_BMODE(0x00A)
71 /* Values for PHY registers used on channel switching */
72 struct b43_phy_ht_channeltab_e_phy {
73 u16 bw1;
74 u16 bw2;
75 u16 bw3;
76 u16 bw4;
77 u16 bw5;
78 u16 bw6;
82 struct b43_phy_ht {
83 u16 rf_ctl_int_save[3];
85 bool tx_pwr_ctl;
86 u8 tx_pwr_idx[3];
88 s32 bb_mult_save[3];
92 struct b43_phy_operations;
93 extern const struct b43_phy_operations b43_phyops_ht;
95 #endif /* B43_PHY_HT_H_ */