Merge branch 'upstream-linus' of master.kernel.org:/pub/scm/linux/kernel/git/jgarzik...
[linux-2.6/btrfs-unstable.git] / drivers / net / 3c59x.c
bloba8c0f436cdd2b3088e4cdeb165841f243e2823d0
1 /* EtherLinkXL.c: A 3Com EtherLink PCI III/XL ethernet driver for linux. */
2 /*
3 Written 1996-1999 by Donald Becker.
5 This software may be used and distributed according to the terms
6 of the GNU General Public License, incorporated herein by reference.
8 This driver is for the 3Com "Vortex" and "Boomerang" series ethercards.
9 Members of the series include Fast EtherLink 3c590/3c592/3c595/3c597
10 and the EtherLink XL 3c900 and 3c905 cards.
12 Problem reports and questions should be directed to
13 vortex@scyld.com
15 The author may be reached as becker@scyld.com, or C/O
16 Scyld Computing Corporation
17 410 Severn Ave., Suite 210
18 Annapolis MD 21403
23 * FIXME: This driver _could_ support MTU changing, but doesn't. See Don's hamachi.c implementation
24 * as well as other drivers
26 * NOTE: If you make 'vortex_debug' a constant (#define vortex_debug 0) the driver shrinks by 2k
27 * due to dead code elimination. There will be some performance benefits from this due to
28 * elimination of all the tests and reduced cache footprint.
32 #define DRV_NAME "3c59x"
36 /* A few values that may be tweaked. */
37 /* Keep the ring sizes a power of two for efficiency. */
38 #define TX_RING_SIZE 16
39 #define RX_RING_SIZE 32
40 #define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
42 /* "Knobs" that adjust features and parameters. */
43 /* Set the copy breakpoint for the copy-only-tiny-frames scheme.
44 Setting to > 1512 effectively disables this feature. */
45 #ifndef __arm__
46 static int rx_copybreak = 200;
47 #else
48 /* ARM systems perform better by disregarding the bus-master
49 transfer capability of these cards. -- rmk */
50 static int rx_copybreak = 1513;
51 #endif
52 /* Allow setting MTU to a larger size, bypassing the normal ethernet setup. */
53 static const int mtu = 1500;
54 /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
55 static int max_interrupt_work = 32;
56 /* Tx timeout interval (millisecs) */
57 static int watchdog = 5000;
59 /* Allow aggregation of Tx interrupts. Saves CPU load at the cost
60 * of possible Tx stalls if the system is blocking interrupts
61 * somewhere else. Undefine this to disable.
63 #define tx_interrupt_mitigation 1
65 /* Put out somewhat more debugging messages. (0: no msg, 1 minimal .. 6). */
66 #define vortex_debug debug
67 #ifdef VORTEX_DEBUG
68 static int vortex_debug = VORTEX_DEBUG;
69 #else
70 static int vortex_debug = 1;
71 #endif
73 #include <linux/module.h>
74 #include <linux/kernel.h>
75 #include <linux/string.h>
76 #include <linux/timer.h>
77 #include <linux/errno.h>
78 #include <linux/in.h>
79 #include <linux/ioport.h>
80 #include <linux/slab.h>
81 #include <linux/interrupt.h>
82 #include <linux/pci.h>
83 #include <linux/mii.h>
84 #include <linux/init.h>
85 #include <linux/netdevice.h>
86 #include <linux/etherdevice.h>
87 #include <linux/skbuff.h>
88 #include <linux/ethtool.h>
89 #include <linux/highmem.h>
90 #include <linux/eisa.h>
91 #include <linux/bitops.h>
92 #include <linux/jiffies.h>
93 #include <asm/irq.h> /* For NR_IRQS only. */
94 #include <asm/io.h>
95 #include <asm/uaccess.h>
97 /* Kernel compatibility defines, some common to David Hinds' PCMCIA package.
98 This is only in the support-all-kernels source code. */
100 #define RUN_AT(x) (jiffies + (x))
102 #include <linux/delay.h>
105 static char version[] __devinitdata =
106 DRV_NAME ": Donald Becker and others.\n";
108 MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
109 MODULE_DESCRIPTION("3Com 3c59x/3c9xx ethernet driver ");
110 MODULE_LICENSE("GPL");
113 /* Operational parameter that usually are not changed. */
115 /* The Vortex size is twice that of the original EtherLinkIII series: the
116 runtime register window, window 1, is now always mapped in.
117 The Boomerang size is twice as large as the Vortex -- it has additional
118 bus master control registers. */
119 #define VORTEX_TOTAL_SIZE 0x20
120 #define BOOMERANG_TOTAL_SIZE 0x40
122 /* Set iff a MII transceiver on any interface requires mdio preamble.
123 This only set with the original DP83840 on older 3c905 boards, so the extra
124 code size of a per-interface flag is not worthwhile. */
125 static char mii_preamble_required;
127 #define PFX DRV_NAME ": "
132 Theory of Operation
134 I. Board Compatibility
136 This device driver is designed for the 3Com FastEtherLink and FastEtherLink
137 XL, 3Com's PCI to 10/100baseT adapters. It also works with the 10Mbs
138 versions of the FastEtherLink cards. The supported product IDs are
139 3c590, 3c592, 3c595, 3c597, 3c900, 3c905
141 The related ISA 3c515 is supported with a separate driver, 3c515.c, included
142 with the kernel source or available from
143 cesdis.gsfc.nasa.gov:/pub/linux/drivers/3c515.html
145 II. Board-specific settings
147 PCI bus devices are configured by the system at boot time, so no jumpers
148 need to be set on the board. The system BIOS should be set to assign the
149 PCI INTA signal to an otherwise unused system IRQ line.
151 The EEPROM settings for media type and forced-full-duplex are observed.
152 The EEPROM media type should be left at the default "autoselect" unless using
153 10base2 or AUI connections which cannot be reliably detected.
155 III. Driver operation
157 The 3c59x series use an interface that's very similar to the previous 3c5x9
158 series. The primary interface is two programmed-I/O FIFOs, with an
159 alternate single-contiguous-region bus-master transfer (see next).
161 The 3c900 "Boomerang" series uses a full-bus-master interface with separate
162 lists of transmit and receive descriptors, similar to the AMD LANCE/PCnet,
163 DEC Tulip and Intel Speedo3. The first chip version retains a compatible
164 programmed-I/O interface that has been removed in 'B' and subsequent board
165 revisions.
167 One extension that is advertised in a very large font is that the adapters
168 are capable of being bus masters. On the Vortex chip this capability was
169 only for a single contiguous region making it far less useful than the full
170 bus master capability. There is a significant performance impact of taking
171 an extra interrupt or polling for the completion of each transfer, as well
172 as difficulty sharing the single transfer engine between the transmit and
173 receive threads. Using DMA transfers is a win only with large blocks or
174 with the flawed versions of the Intel Orion motherboard PCI controller.
176 The Boomerang chip's full-bus-master interface is useful, and has the
177 currently-unused advantages over other similar chips that queued transmit
178 packets may be reordered and receive buffer groups are associated with a
179 single frame.
181 With full-bus-master support, this driver uses a "RX_COPYBREAK" scheme.
182 Rather than a fixed intermediate receive buffer, this scheme allocates
183 full-sized skbuffs as receive buffers. The value RX_COPYBREAK is used as
184 the copying breakpoint: it is chosen to trade-off the memory wasted by
185 passing the full-sized skbuff to the queue layer for all frames vs. the
186 copying cost of copying a frame to a correctly-sized skbuff.
188 IIIC. Synchronization
189 The driver runs as two independent, single-threaded flows of control. One
190 is the send-packet routine, which enforces single-threaded use by the
191 dev->tbusy flag. The other thread is the interrupt handler, which is single
192 threaded by the hardware and other software.
194 IV. Notes
196 Thanks to Cameron Spitzer and Terry Murphy of 3Com for providing development
197 3c590, 3c595, and 3c900 boards.
198 The name "Vortex" is the internal 3Com project name for the PCI ASIC, and
199 the EISA version is called "Demon". According to Terry these names come
200 from rides at the local amusement park.
202 The new chips support both ethernet (1.5K) and FDDI (4.5K) packet sizes!
203 This driver only supports ethernet packets because of the skbuff allocation
204 limit of 4K.
207 /* This table drives the PCI probe routines. It's mostly boilerplate in all
208 of the drivers, and will likely be provided by some future kernel.
210 enum pci_flags_bit {
211 PCI_USES_MASTER=4,
214 enum { IS_VORTEX=1, IS_BOOMERANG=2, IS_CYCLONE=4, IS_TORNADO=8,
215 EEPROM_8BIT=0x10, /* AKPM: Uses 0x230 as the base bitmaps for EEPROM reads */
216 HAS_PWR_CTRL=0x20, HAS_MII=0x40, HAS_NWAY=0x80, HAS_CB_FNS=0x100,
217 INVERT_MII_PWR=0x200, INVERT_LED_PWR=0x400, MAX_COLLISION_RESET=0x800,
218 EEPROM_OFFSET=0x1000, HAS_HWCKSM=0x2000, WNO_XCVR_PWR=0x4000,
219 EXTRA_PREAMBLE=0x8000, EEPROM_RESET=0x10000, };
221 enum vortex_chips {
222 CH_3C590 = 0,
223 CH_3C592,
224 CH_3C597,
225 CH_3C595_1,
226 CH_3C595_2,
228 CH_3C595_3,
229 CH_3C900_1,
230 CH_3C900_2,
231 CH_3C900_3,
232 CH_3C900_4,
234 CH_3C900_5,
235 CH_3C900B_FL,
236 CH_3C905_1,
237 CH_3C905_2,
238 CH_3C905B_1,
240 CH_3C905B_2,
241 CH_3C905B_FX,
242 CH_3C905C,
243 CH_3C9202,
244 CH_3C980,
245 CH_3C9805,
247 CH_3CSOHO100_TX,
248 CH_3C555,
249 CH_3C556,
250 CH_3C556B,
251 CH_3C575,
253 CH_3C575_1,
254 CH_3CCFE575,
255 CH_3CCFE575CT,
256 CH_3CCFE656,
257 CH_3CCFEM656,
259 CH_3CCFEM656_1,
260 CH_3C450,
261 CH_3C920,
262 CH_3C982A,
263 CH_3C982B,
265 CH_905BT4,
266 CH_920B_EMB_WNM,
270 /* note: this array directly indexed by above enums, and MUST
271 * be kept in sync with both the enums above, and the PCI device
272 * table below
274 static struct vortex_chip_info {
275 const char *name;
276 int flags;
277 int drv_flags;
278 int io_size;
279 } vortex_info_tbl[] __devinitdata = {
280 {"3c590 Vortex 10Mbps",
281 PCI_USES_MASTER, IS_VORTEX, 32, },
282 {"3c592 EISA 10Mbps Demon/Vortex", /* AKPM: from Don's 3c59x_cb.c 0.49H */
283 PCI_USES_MASTER, IS_VORTEX, 32, },
284 {"3c597 EISA Fast Demon/Vortex", /* AKPM: from Don's 3c59x_cb.c 0.49H */
285 PCI_USES_MASTER, IS_VORTEX, 32, },
286 {"3c595 Vortex 100baseTx",
287 PCI_USES_MASTER, IS_VORTEX, 32, },
288 {"3c595 Vortex 100baseT4",
289 PCI_USES_MASTER, IS_VORTEX, 32, },
291 {"3c595 Vortex 100base-MII",
292 PCI_USES_MASTER, IS_VORTEX, 32, },
293 {"3c900 Boomerang 10baseT",
294 PCI_USES_MASTER, IS_BOOMERANG|EEPROM_RESET, 64, },
295 {"3c900 Boomerang 10Mbps Combo",
296 PCI_USES_MASTER, IS_BOOMERANG|EEPROM_RESET, 64, },
297 {"3c900 Cyclone 10Mbps TPO", /* AKPM: from Don's 0.99M */
298 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
299 {"3c900 Cyclone 10Mbps Combo",
300 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
302 {"3c900 Cyclone 10Mbps TPC", /* AKPM: from Don's 0.99M */
303 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
304 {"3c900B-FL Cyclone 10base-FL",
305 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
306 {"3c905 Boomerang 100baseTx",
307 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_RESET, 64, },
308 {"3c905 Boomerang 100baseT4",
309 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_RESET, 64, },
310 {"3c905B Cyclone 100baseTx",
311 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
313 {"3c905B Cyclone 10/100/BNC",
314 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM, 128, },
315 {"3c905B-FX Cyclone 100baseFx",
316 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
317 {"3c905C Tornado",
318 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
319 {"3c920B-EMB-WNM (ATI Radeon 9100 IGP)",
320 PCI_USES_MASTER, IS_TORNADO|HAS_MII|HAS_HWCKSM, 128, },
321 {"3c980 Cyclone",
322 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
324 {"3c980C Python-T",
325 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM, 128, },
326 {"3cSOHO100-TX Hurricane",
327 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
328 {"3c555 Laptop Hurricane",
329 PCI_USES_MASTER, IS_CYCLONE|EEPROM_8BIT|HAS_HWCKSM, 128, },
330 {"3c556 Laptop Tornado",
331 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|EEPROM_8BIT|HAS_CB_FNS|INVERT_MII_PWR|
332 HAS_HWCKSM, 128, },
333 {"3c556B Laptop Hurricane",
334 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|EEPROM_OFFSET|HAS_CB_FNS|INVERT_MII_PWR|
335 WNO_XCVR_PWR|HAS_HWCKSM, 128, },
337 {"3c575 [Megahertz] 10/100 LAN CardBus",
338 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_8BIT, 128, },
339 {"3c575 Boomerang CardBus",
340 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_8BIT, 128, },
341 {"3CCFE575BT Cyclone CardBus",
342 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|
343 INVERT_LED_PWR|HAS_HWCKSM, 128, },
344 {"3CCFE575CT Tornado CardBus",
345 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR|
346 MAX_COLLISION_RESET|HAS_HWCKSM, 128, },
347 {"3CCFE656 Cyclone CardBus",
348 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR|
349 INVERT_LED_PWR|HAS_HWCKSM, 128, },
351 {"3CCFEM656B Cyclone+Winmodem CardBus",
352 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR|
353 INVERT_LED_PWR|HAS_HWCKSM, 128, },
354 {"3CXFEM656C Tornado+Winmodem CardBus", /* From pcmcia-cs-3.1.5 */
355 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR|
356 MAX_COLLISION_RESET|HAS_HWCKSM, 128, },
357 {"3c450 HomePNA Tornado", /* AKPM: from Don's 0.99Q */
358 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM, 128, },
359 {"3c920 Tornado",
360 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM, 128, },
361 {"3c982 Hydra Dual Port A",
362 PCI_USES_MASTER, IS_TORNADO|HAS_HWCKSM|HAS_NWAY, 128, },
364 {"3c982 Hydra Dual Port B",
365 PCI_USES_MASTER, IS_TORNADO|HAS_HWCKSM|HAS_NWAY, 128, },
366 {"3c905B-T4",
367 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
368 {"3c920B-EMB-WNM Tornado",
369 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM, 128, },
371 {NULL,}, /* NULL terminated list. */
375 static struct pci_device_id vortex_pci_tbl[] = {
376 { 0x10B7, 0x5900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C590 },
377 { 0x10B7, 0x5920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C592 },
378 { 0x10B7, 0x5970, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C597 },
379 { 0x10B7, 0x5950, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C595_1 },
380 { 0x10B7, 0x5951, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C595_2 },
382 { 0x10B7, 0x5952, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C595_3 },
383 { 0x10B7, 0x9000, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_1 },
384 { 0x10B7, 0x9001, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_2 },
385 { 0x10B7, 0x9004, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_3 },
386 { 0x10B7, 0x9005, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_4 },
388 { 0x10B7, 0x9006, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_5 },
389 { 0x10B7, 0x900A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900B_FL },
390 { 0x10B7, 0x9050, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905_1 },
391 { 0x10B7, 0x9051, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905_2 },
392 { 0x10B7, 0x9055, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_1 },
394 { 0x10B7, 0x9058, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_2 },
395 { 0x10B7, 0x905A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_FX },
396 { 0x10B7, 0x9200, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905C },
397 { 0x10B7, 0x9202, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C9202 },
398 { 0x10B7, 0x9800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C980 },
399 { 0x10B7, 0x9805, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C9805 },
401 { 0x10B7, 0x7646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CSOHO100_TX },
402 { 0x10B7, 0x5055, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C555 },
403 { 0x10B7, 0x6055, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C556 },
404 { 0x10B7, 0x6056, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C556B },
405 { 0x10B7, 0x5b57, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C575 },
407 { 0x10B7, 0x5057, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C575_1 },
408 { 0x10B7, 0x5157, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFE575 },
409 { 0x10B7, 0x5257, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFE575CT },
410 { 0x10B7, 0x6560, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFE656 },
411 { 0x10B7, 0x6562, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFEM656 },
413 { 0x10B7, 0x6564, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFEM656_1 },
414 { 0x10B7, 0x4500, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C450 },
415 { 0x10B7, 0x9201, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C920 },
416 { 0x10B7, 0x1201, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C982A },
417 { 0x10B7, 0x1202, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C982B },
419 { 0x10B7, 0x9056, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_905BT4 },
420 { 0x10B7, 0x9210, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_920B_EMB_WNM },
422 {0,} /* 0 terminated list. */
424 MODULE_DEVICE_TABLE(pci, vortex_pci_tbl);
427 /* Operational definitions.
428 These are not used by other compilation units and thus are not
429 exported in a ".h" file.
431 First the windows. There are eight register windows, with the command
432 and status registers available in each.
434 #define EL3WINDOW(win_num) iowrite16(SelectWindow + (win_num), ioaddr + EL3_CMD)
435 #define EL3_CMD 0x0e
436 #define EL3_STATUS 0x0e
438 /* The top five bits written to EL3_CMD are a command, the lower
439 11 bits are the parameter, if applicable.
440 Note that 11 parameters bits was fine for ethernet, but the new chip
441 can handle FDDI length frames (~4500 octets) and now parameters count
442 32-bit 'Dwords' rather than octets. */
444 enum vortex_cmd {
445 TotalReset = 0<<11, SelectWindow = 1<<11, StartCoax = 2<<11,
446 RxDisable = 3<<11, RxEnable = 4<<11, RxReset = 5<<11,
447 UpStall = 6<<11, UpUnstall = (6<<11)+1,
448 DownStall = (6<<11)+2, DownUnstall = (6<<11)+3,
449 RxDiscard = 8<<11, TxEnable = 9<<11, TxDisable = 10<<11, TxReset = 11<<11,
450 FakeIntr = 12<<11, AckIntr = 13<<11, SetIntrEnb = 14<<11,
451 SetStatusEnb = 15<<11, SetRxFilter = 16<<11, SetRxThreshold = 17<<11,
452 SetTxThreshold = 18<<11, SetTxStart = 19<<11,
453 StartDMAUp = 20<<11, StartDMADown = (20<<11)+1, StatsEnable = 21<<11,
454 StatsDisable = 22<<11, StopCoax = 23<<11, SetFilterBit = 25<<11,};
456 /* The SetRxFilter command accepts the following classes: */
457 enum RxFilter {
458 RxStation = 1, RxMulticast = 2, RxBroadcast = 4, RxProm = 8 };
460 /* Bits in the general status register. */
461 enum vortex_status {
462 IntLatch = 0x0001, HostError = 0x0002, TxComplete = 0x0004,
463 TxAvailable = 0x0008, RxComplete = 0x0010, RxEarly = 0x0020,
464 IntReq = 0x0040, StatsFull = 0x0080,
465 DMADone = 1<<8, DownComplete = 1<<9, UpComplete = 1<<10,
466 DMAInProgress = 1<<11, /* DMA controller is still busy.*/
467 CmdInProgress = 1<<12, /* EL3_CMD is still busy.*/
470 /* Register window 1 offsets, the window used in normal operation.
471 On the Vortex this window is always mapped at offsets 0x10-0x1f. */
472 enum Window1 {
473 TX_FIFO = 0x10, RX_FIFO = 0x10, RxErrors = 0x14,
474 RxStatus = 0x18, Timer=0x1A, TxStatus = 0x1B,
475 TxFree = 0x1C, /* Remaining free bytes in Tx buffer. */
477 enum Window0 {
478 Wn0EepromCmd = 10, /* Window 0: EEPROM command register. */
479 Wn0EepromData = 12, /* Window 0: EEPROM results register. */
480 IntrStatus=0x0E, /* Valid in all windows. */
482 enum Win0_EEPROM_bits {
483 EEPROM_Read = 0x80, EEPROM_WRITE = 0x40, EEPROM_ERASE = 0xC0,
484 EEPROM_EWENB = 0x30, /* Enable erasing/writing for 10 msec. */
485 EEPROM_EWDIS = 0x00, /* Disable EWENB before 10 msec timeout. */
487 /* EEPROM locations. */
488 enum eeprom_offset {
489 PhysAddr01=0, PhysAddr23=1, PhysAddr45=2, ModelID=3,
490 EtherLink3ID=7, IFXcvrIO=8, IRQLine=9,
491 NodeAddr01=10, NodeAddr23=11, NodeAddr45=12,
492 DriverTune=13, Checksum=15};
494 enum Window2 { /* Window 2. */
495 Wn2_ResetOptions=12,
497 enum Window3 { /* Window 3: MAC/config bits. */
498 Wn3_Config=0, Wn3_MaxPktSize=4, Wn3_MAC_Ctrl=6, Wn3_Options=8,
501 #define BFEXT(value, offset, bitcount) \
502 ((((unsigned long)(value)) >> (offset)) & ((1 << (bitcount)) - 1))
504 #define BFINS(lhs, rhs, offset, bitcount) \
505 (((lhs) & ~((((1 << (bitcount)) - 1)) << (offset))) | \
506 (((rhs) & ((1 << (bitcount)) - 1)) << (offset)))
508 #define RAM_SIZE(v) BFEXT(v, 0, 3)
509 #define RAM_WIDTH(v) BFEXT(v, 3, 1)
510 #define RAM_SPEED(v) BFEXT(v, 4, 2)
511 #define ROM_SIZE(v) BFEXT(v, 6, 2)
512 #define RAM_SPLIT(v) BFEXT(v, 16, 2)
513 #define XCVR(v) BFEXT(v, 20, 4)
514 #define AUTOSELECT(v) BFEXT(v, 24, 1)
516 enum Window4 { /* Window 4: Xcvr/media bits. */
517 Wn4_FIFODiag = 4, Wn4_NetDiag = 6, Wn4_PhysicalMgmt=8, Wn4_Media = 10,
519 enum Win4_Media_bits {
520 Media_SQE = 0x0008, /* Enable SQE error counting for AUI. */
521 Media_10TP = 0x00C0, /* Enable link beat and jabber for 10baseT. */
522 Media_Lnk = 0x0080, /* Enable just link beat for 100TX/100FX. */
523 Media_LnkBeat = 0x0800,
525 enum Window7 { /* Window 7: Bus Master control. */
526 Wn7_MasterAddr = 0, Wn7_VlanEtherType=4, Wn7_MasterLen = 6,
527 Wn7_MasterStatus = 12,
529 /* Boomerang bus master control registers. */
530 enum MasterCtrl {
531 PktStatus = 0x20, DownListPtr = 0x24, FragAddr = 0x28, FragLen = 0x2c,
532 TxFreeThreshold = 0x2f, UpPktStatus = 0x30, UpListPtr = 0x38,
535 /* The Rx and Tx descriptor lists.
536 Caution Alpha hackers: these types are 32 bits! Note also the 8 byte
537 alignment contraint on tx_ring[] and rx_ring[]. */
538 #define LAST_FRAG 0x80000000 /* Last Addr/Len pair in descriptor. */
539 #define DN_COMPLETE 0x00010000 /* This packet has been downloaded */
540 struct boom_rx_desc {
541 u32 next; /* Last entry points to 0. */
542 s32 status;
543 u32 addr; /* Up to 63 addr/len pairs possible. */
544 s32 length; /* Set LAST_FRAG to indicate last pair. */
546 /* Values for the Rx status entry. */
547 enum rx_desc_status {
548 RxDComplete=0x00008000, RxDError=0x4000,
549 /* See boomerang_rx() for actual error bits */
550 IPChksumErr=1<<25, TCPChksumErr=1<<26, UDPChksumErr=1<<27,
551 IPChksumValid=1<<29, TCPChksumValid=1<<30, UDPChksumValid=1<<31,
554 #ifdef MAX_SKB_FRAGS
555 #define DO_ZEROCOPY 1
556 #else
557 #define DO_ZEROCOPY 0
558 #endif
560 struct boom_tx_desc {
561 u32 next; /* Last entry points to 0. */
562 s32 status; /* bits 0:12 length, others see below. */
563 #if DO_ZEROCOPY
564 struct {
565 u32 addr;
566 s32 length;
567 } frag[1+MAX_SKB_FRAGS];
568 #else
569 u32 addr;
570 s32 length;
571 #endif
574 /* Values for the Tx status entry. */
575 enum tx_desc_status {
576 CRCDisable=0x2000, TxDComplete=0x8000,
577 AddIPChksum=0x02000000, AddTCPChksum=0x04000000, AddUDPChksum=0x08000000,
578 TxIntrUploaded=0x80000000, /* IRQ when in FIFO, but maybe not sent. */
581 /* Chip features we care about in vp->capabilities, read from the EEPROM. */
582 enum ChipCaps { CapBusMaster=0x20, CapPwrMgmt=0x2000 };
584 struct vortex_extra_stats {
585 unsigned long tx_deferred;
586 unsigned long tx_max_collisions;
587 unsigned long tx_multiple_collisions;
588 unsigned long tx_single_collisions;
589 unsigned long rx_bad_ssd;
592 struct vortex_private {
593 /* The Rx and Tx rings should be quad-word-aligned. */
594 struct boom_rx_desc* rx_ring;
595 struct boom_tx_desc* tx_ring;
596 dma_addr_t rx_ring_dma;
597 dma_addr_t tx_ring_dma;
598 /* The addresses of transmit- and receive-in-place skbuffs. */
599 struct sk_buff* rx_skbuff[RX_RING_SIZE];
600 struct sk_buff* tx_skbuff[TX_RING_SIZE];
601 unsigned int cur_rx, cur_tx; /* The next free ring entry */
602 unsigned int dirty_rx, dirty_tx; /* The ring entries to be free()ed. */
603 struct net_device_stats stats; /* Generic stats */
604 struct vortex_extra_stats xstats; /* NIC-specific extra stats */
605 struct sk_buff *tx_skb; /* Packet being eaten by bus master ctrl. */
606 dma_addr_t tx_skb_dma; /* Allocated DMA address for bus master ctrl DMA. */
608 /* PCI configuration space information. */
609 struct device *gendev;
610 void __iomem *ioaddr; /* IO address space */
611 void __iomem *cb_fn_base; /* CardBus function status addr space. */
613 /* Some values here only for performance evaluation and path-coverage */
614 int rx_nocopy, rx_copy, queued_packet, rx_csumhits;
615 int card_idx;
617 /* The remainder are related to chip state, mostly media selection. */
618 struct timer_list timer; /* Media selection timer. */
619 struct timer_list rx_oom_timer; /* Rx skb allocation retry timer */
620 int options; /* User-settable misc. driver options. */
621 unsigned int media_override:4, /* Passed-in media type. */
622 default_media:4, /* Read from the EEPROM/Wn3_Config. */
623 full_duplex:1, autoselect:1,
624 bus_master:1, /* Vortex can only do a fragment bus-m. */
625 full_bus_master_tx:1, full_bus_master_rx:2, /* Boomerang */
626 flow_ctrl:1, /* Use 802.3x flow control (PAUSE only) */
627 partner_flow_ctrl:1, /* Partner supports flow control */
628 has_nway:1,
629 enable_wol:1, /* Wake-on-LAN is enabled */
630 pm_state_valid:1, /* pci_dev->saved_config_space has sane contents */
631 open:1,
632 medialock:1,
633 must_free_region:1, /* Flag: if zero, Cardbus owns the I/O region */
634 large_frames:1; /* accept large frames */
635 int drv_flags;
636 u16 status_enable;
637 u16 intr_enable;
638 u16 available_media; /* From Wn3_Options. */
639 u16 capabilities, info1, info2; /* Various, from EEPROM. */
640 u16 advertising; /* NWay media advertisement */
641 unsigned char phys[2]; /* MII device addresses. */
642 u16 deferred; /* Resend these interrupts when we
643 * bale from the ISR */
644 u16 io_size; /* Size of PCI region (for release_region) */
645 spinlock_t lock; /* Serialise access to device & its vortex_private */
646 struct mii_if_info mii; /* MII lib hooks/info */
649 #ifdef CONFIG_PCI
650 #define DEVICE_PCI(dev) (((dev)->bus == &pci_bus_type) ? to_pci_dev((dev)) : NULL)
651 #else
652 #define DEVICE_PCI(dev) NULL
653 #endif
655 #define VORTEX_PCI(vp) (((vp)->gendev) ? DEVICE_PCI((vp)->gendev) : NULL)
657 #ifdef CONFIG_EISA
658 #define DEVICE_EISA(dev) (((dev)->bus == &eisa_bus_type) ? to_eisa_device((dev)) : NULL)
659 #else
660 #define DEVICE_EISA(dev) NULL
661 #endif
663 #define VORTEX_EISA(vp) (((vp)->gendev) ? DEVICE_EISA((vp)->gendev) : NULL)
665 /* The action to take with a media selection timer tick.
666 Note that we deviate from the 3Com order by checking 10base2 before AUI.
668 enum xcvr_types {
669 XCVR_10baseT=0, XCVR_AUI, XCVR_10baseTOnly, XCVR_10base2, XCVR_100baseTx,
670 XCVR_100baseFx, XCVR_MII=6, XCVR_NWAY=8, XCVR_ExtMII=9, XCVR_Default=10,
673 static const struct media_table {
674 char *name;
675 unsigned int media_bits:16, /* Bits to set in Wn4_Media register. */
676 mask:8, /* The transceiver-present bit in Wn3_Config.*/
677 next:8; /* The media type to try next. */
678 int wait; /* Time before we check media status. */
679 } media_tbl[] = {
680 { "10baseT", Media_10TP,0x08, XCVR_10base2, (14*HZ)/10},
681 { "10Mbs AUI", Media_SQE, 0x20, XCVR_Default, (1*HZ)/10},
682 { "undefined", 0, 0x80, XCVR_10baseT, 10000},
683 { "10base2", 0, 0x10, XCVR_AUI, (1*HZ)/10},
684 { "100baseTX", Media_Lnk, 0x02, XCVR_100baseFx, (14*HZ)/10},
685 { "100baseFX", Media_Lnk, 0x04, XCVR_MII, (14*HZ)/10},
686 { "MII", 0, 0x41, XCVR_10baseT, 3*HZ },
687 { "undefined", 0, 0x01, XCVR_10baseT, 10000},
688 { "Autonegotiate", 0, 0x41, XCVR_10baseT, 3*HZ},
689 { "MII-External", 0, 0x41, XCVR_10baseT, 3*HZ },
690 { "Default", 0, 0xFF, XCVR_10baseT, 10000},
693 static struct {
694 const char str[ETH_GSTRING_LEN];
695 } ethtool_stats_keys[] = {
696 { "tx_deferred" },
697 { "tx_max_collisions" },
698 { "tx_multiple_collisions" },
699 { "tx_single_collisions" },
700 { "rx_bad_ssd" },
703 /* number of ETHTOOL_GSTATS u64's */
704 #define VORTEX_NUM_STATS 5
706 static int vortex_probe1(struct device *gendev, void __iomem *ioaddr, int irq,
707 int chip_idx, int card_idx);
708 static void vortex_up(struct net_device *dev);
709 static void vortex_down(struct net_device *dev, int final);
710 static int vortex_open(struct net_device *dev);
711 static void mdio_sync(void __iomem *ioaddr, int bits);
712 static int mdio_read(struct net_device *dev, int phy_id, int location);
713 static void mdio_write(struct net_device *vp, int phy_id, int location, int value);
714 static void vortex_timer(unsigned long arg);
715 static void rx_oom_timer(unsigned long arg);
716 static int vortex_start_xmit(struct sk_buff *skb, struct net_device *dev);
717 static int boomerang_start_xmit(struct sk_buff *skb, struct net_device *dev);
718 static int vortex_rx(struct net_device *dev);
719 static int boomerang_rx(struct net_device *dev);
720 static irqreturn_t vortex_interrupt(int irq, void *dev_id);
721 static irqreturn_t boomerang_interrupt(int irq, void *dev_id);
722 static int vortex_close(struct net_device *dev);
723 static void dump_tx_ring(struct net_device *dev);
724 static void update_stats(void __iomem *ioaddr, struct net_device *dev);
725 static struct net_device_stats *vortex_get_stats(struct net_device *dev);
726 static void set_rx_mode(struct net_device *dev);
727 #ifdef CONFIG_PCI
728 static int vortex_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
729 #endif
730 static void vortex_tx_timeout(struct net_device *dev);
731 static void acpi_set_WOL(struct net_device *dev);
732 static const struct ethtool_ops vortex_ethtool_ops;
733 static void set_8021q_mode(struct net_device *dev, int enable);
735 /* This driver uses 'options' to pass the media type, full-duplex flag, etc. */
736 /* Option count limit only -- unlimited interfaces are supported. */
737 #define MAX_UNITS 8
738 static int options[MAX_UNITS] = { [0 ... MAX_UNITS-1] = -1 };
739 static int full_duplex[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
740 static int hw_checksums[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
741 static int flow_ctrl[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
742 static int enable_wol[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
743 static int use_mmio[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
744 static int global_options = -1;
745 static int global_full_duplex = -1;
746 static int global_enable_wol = -1;
747 static int global_use_mmio = -1;
749 /* Variables to work-around the Compaq PCI BIOS32 problem. */
750 static int compaq_ioaddr, compaq_irq, compaq_device_id = 0x5900;
751 static struct net_device *compaq_net_device;
753 static int vortex_cards_found;
755 module_param(debug, int, 0);
756 module_param(global_options, int, 0);
757 module_param_array(options, int, NULL, 0);
758 module_param(global_full_duplex, int, 0);
759 module_param_array(full_duplex, int, NULL, 0);
760 module_param_array(hw_checksums, int, NULL, 0);
761 module_param_array(flow_ctrl, int, NULL, 0);
762 module_param(global_enable_wol, int, 0);
763 module_param_array(enable_wol, int, NULL, 0);
764 module_param(rx_copybreak, int, 0);
765 module_param(max_interrupt_work, int, 0);
766 module_param(compaq_ioaddr, int, 0);
767 module_param(compaq_irq, int, 0);
768 module_param(compaq_device_id, int, 0);
769 module_param(watchdog, int, 0);
770 module_param(global_use_mmio, int, 0);
771 module_param_array(use_mmio, int, NULL, 0);
772 MODULE_PARM_DESC(debug, "3c59x debug level (0-6)");
773 MODULE_PARM_DESC(options, "3c59x: Bits 0-3: media type, bit 4: bus mastering, bit 9: full duplex");
774 MODULE_PARM_DESC(global_options, "3c59x: same as options, but applies to all NICs if options is unset");
775 MODULE_PARM_DESC(full_duplex, "3c59x full duplex setting(s) (1)");
776 MODULE_PARM_DESC(global_full_duplex, "3c59x: same as full_duplex, but applies to all NICs if full_duplex is unset");
777 MODULE_PARM_DESC(hw_checksums, "3c59x Hardware checksum checking by adapter(s) (0-1)");
778 MODULE_PARM_DESC(flow_ctrl, "3c59x 802.3x flow control usage (PAUSE only) (0-1)");
779 MODULE_PARM_DESC(enable_wol, "3c59x: Turn on Wake-on-LAN for adapter(s) (0-1)");
780 MODULE_PARM_DESC(global_enable_wol, "3c59x: same as enable_wol, but applies to all NICs if enable_wol is unset");
781 MODULE_PARM_DESC(rx_copybreak, "3c59x copy breakpoint for copy-only-tiny-frames");
782 MODULE_PARM_DESC(max_interrupt_work, "3c59x maximum events handled per interrupt");
783 MODULE_PARM_DESC(compaq_ioaddr, "3c59x PCI I/O base address (Compaq BIOS problem workaround)");
784 MODULE_PARM_DESC(compaq_irq, "3c59x PCI IRQ number (Compaq BIOS problem workaround)");
785 MODULE_PARM_DESC(compaq_device_id, "3c59x PCI device ID (Compaq BIOS problem workaround)");
786 MODULE_PARM_DESC(watchdog, "3c59x transmit timeout in milliseconds");
787 MODULE_PARM_DESC(global_use_mmio, "3c59x: same as use_mmio, but applies to all NICs if options is unset");
788 MODULE_PARM_DESC(use_mmio, "3c59x: use memory-mapped PCI I/O resource (0-1)");
790 #ifdef CONFIG_NET_POLL_CONTROLLER
791 static void poll_vortex(struct net_device *dev)
793 struct vortex_private *vp = netdev_priv(dev);
794 unsigned long flags;
795 local_irq_save(flags);
796 (vp->full_bus_master_rx ? boomerang_interrupt:vortex_interrupt)(dev->irq,dev);
797 local_irq_restore(flags);
799 #endif
801 #ifdef CONFIG_PM
803 static int vortex_suspend(struct pci_dev *pdev, pm_message_t state)
805 struct net_device *dev = pci_get_drvdata(pdev);
807 if (dev && dev->priv) {
808 if (netif_running(dev)) {
809 netif_device_detach(dev);
810 vortex_down(dev, 1);
812 pci_save_state(pdev);
813 pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
814 free_irq(dev->irq, dev);
815 pci_disable_device(pdev);
816 pci_set_power_state(pdev, pci_choose_state(pdev, state));
818 return 0;
821 static int vortex_resume(struct pci_dev *pdev)
823 struct net_device *dev = pci_get_drvdata(pdev);
824 struct vortex_private *vp = netdev_priv(dev);
825 int err;
827 if (dev && vp) {
828 pci_set_power_state(pdev, PCI_D0);
829 pci_restore_state(pdev);
830 err = pci_enable_device(pdev);
831 if (err) {
832 printk(KERN_WARNING "%s: Could not enable device \n",
833 dev->name);
834 return err;
836 pci_set_master(pdev);
837 if (request_irq(dev->irq, vp->full_bus_master_rx ?
838 &boomerang_interrupt : &vortex_interrupt, IRQF_SHARED, dev->name, dev)) {
839 printk(KERN_WARNING "%s: Could not reserve IRQ %d\n", dev->name, dev->irq);
840 pci_disable_device(pdev);
841 return -EBUSY;
843 if (netif_running(dev)) {
844 vortex_up(dev);
845 netif_device_attach(dev);
848 return 0;
851 #endif /* CONFIG_PM */
853 #ifdef CONFIG_EISA
854 static struct eisa_device_id vortex_eisa_ids[] = {
855 { "TCM5920", CH_3C592 },
856 { "TCM5970", CH_3C597 },
857 { "" }
859 MODULE_DEVICE_TABLE(eisa, vortex_eisa_ids);
861 static int __init vortex_eisa_probe(struct device *device)
863 void __iomem *ioaddr;
864 struct eisa_device *edev;
866 edev = to_eisa_device(device);
868 if (!request_region(edev->base_addr, VORTEX_TOTAL_SIZE, DRV_NAME))
869 return -EBUSY;
871 ioaddr = ioport_map(edev->base_addr, VORTEX_TOTAL_SIZE);
873 if (vortex_probe1(device, ioaddr, ioread16(ioaddr + 0xC88) >> 12,
874 edev->id.driver_data, vortex_cards_found)) {
875 release_region(edev->base_addr, VORTEX_TOTAL_SIZE);
876 return -ENODEV;
879 vortex_cards_found++;
881 return 0;
884 static int __devexit vortex_eisa_remove(struct device *device)
886 struct eisa_device *edev;
887 struct net_device *dev;
888 struct vortex_private *vp;
889 void __iomem *ioaddr;
891 edev = to_eisa_device(device);
892 dev = eisa_get_drvdata(edev);
894 if (!dev) {
895 printk("vortex_eisa_remove called for Compaq device!\n");
896 BUG();
899 vp = netdev_priv(dev);
900 ioaddr = vp->ioaddr;
902 unregister_netdev(dev);
903 iowrite16(TotalReset|0x14, ioaddr + EL3_CMD);
904 release_region(dev->base_addr, VORTEX_TOTAL_SIZE);
906 free_netdev(dev);
907 return 0;
910 static struct eisa_driver vortex_eisa_driver = {
911 .id_table = vortex_eisa_ids,
912 .driver = {
913 .name = "3c59x",
914 .probe = vortex_eisa_probe,
915 .remove = __devexit_p(vortex_eisa_remove)
919 #endif /* CONFIG_EISA */
921 /* returns count found (>= 0), or negative on error */
922 static int __init vortex_eisa_init(void)
924 int eisa_found = 0;
925 int orig_cards_found = vortex_cards_found;
927 #ifdef CONFIG_EISA
928 int err;
930 err = eisa_driver_register (&vortex_eisa_driver);
931 if (!err) {
933 * Because of the way EISA bus is probed, we cannot assume
934 * any device have been found when we exit from
935 * eisa_driver_register (the bus root driver may not be
936 * initialized yet). So we blindly assume something was
937 * found, and let the sysfs magic happend...
939 eisa_found = 1;
941 #endif
943 /* Special code to work-around the Compaq PCI BIOS32 problem. */
944 if (compaq_ioaddr) {
945 vortex_probe1(NULL, ioport_map(compaq_ioaddr, VORTEX_TOTAL_SIZE),
946 compaq_irq, compaq_device_id, vortex_cards_found++);
949 return vortex_cards_found - orig_cards_found + eisa_found;
952 /* returns count (>= 0), or negative on error */
953 static int __devinit vortex_init_one(struct pci_dev *pdev,
954 const struct pci_device_id *ent)
956 int rc, unit, pci_bar;
957 struct vortex_chip_info *vci;
958 void __iomem *ioaddr;
960 /* wake up and enable device */
961 rc = pci_enable_device(pdev);
962 if (rc < 0)
963 goto out;
965 unit = vortex_cards_found;
967 if (global_use_mmio < 0 && (unit >= MAX_UNITS || use_mmio[unit] < 0)) {
968 /* Determine the default if the user didn't override us */
969 vci = &vortex_info_tbl[ent->driver_data];
970 pci_bar = vci->drv_flags & (IS_CYCLONE | IS_TORNADO) ? 1 : 0;
971 } else if (unit < MAX_UNITS && use_mmio[unit] >= 0)
972 pci_bar = use_mmio[unit] ? 1 : 0;
973 else
974 pci_bar = global_use_mmio ? 1 : 0;
976 ioaddr = pci_iomap(pdev, pci_bar, 0);
977 if (!ioaddr) /* If mapping fails, fall-back to BAR 0... */
978 ioaddr = pci_iomap(pdev, 0, 0);
980 rc = vortex_probe1(&pdev->dev, ioaddr, pdev->irq,
981 ent->driver_data, unit);
982 if (rc < 0) {
983 pci_disable_device(pdev);
984 goto out;
987 vortex_cards_found++;
989 out:
990 return rc;
994 * Start up the PCI/EISA device which is described by *gendev.
995 * Return 0 on success.
997 * NOTE: pdev can be NULL, for the case of a Compaq device
999 static int __devinit vortex_probe1(struct device *gendev,
1000 void __iomem *ioaddr, int irq,
1001 int chip_idx, int card_idx)
1003 struct vortex_private *vp;
1004 int option;
1005 unsigned int eeprom[0x40], checksum = 0; /* EEPROM contents */
1006 int i, step;
1007 struct net_device *dev;
1008 static int printed_version;
1009 int retval, print_info;
1010 struct vortex_chip_info * const vci = &vortex_info_tbl[chip_idx];
1011 char *print_name = "3c59x";
1012 struct pci_dev *pdev = NULL;
1013 struct eisa_device *edev = NULL;
1015 if (!printed_version) {
1016 printk (version);
1017 printed_version = 1;
1020 if (gendev) {
1021 if ((pdev = DEVICE_PCI(gendev))) {
1022 print_name = pci_name(pdev);
1025 if ((edev = DEVICE_EISA(gendev))) {
1026 print_name = edev->dev.bus_id;
1030 dev = alloc_etherdev(sizeof(*vp));
1031 retval = -ENOMEM;
1032 if (!dev) {
1033 printk (KERN_ERR PFX "unable to allocate etherdev, aborting\n");
1034 goto out;
1036 SET_MODULE_OWNER(dev);
1037 SET_NETDEV_DEV(dev, gendev);
1038 vp = netdev_priv(dev);
1040 option = global_options;
1042 /* The lower four bits are the media type. */
1043 if (dev->mem_start) {
1045 * The 'options' param is passed in as the third arg to the
1046 * LILO 'ether=' argument for non-modular use
1048 option = dev->mem_start;
1050 else if (card_idx < MAX_UNITS) {
1051 if (options[card_idx] >= 0)
1052 option = options[card_idx];
1055 if (option > 0) {
1056 if (option & 0x8000)
1057 vortex_debug = 7;
1058 if (option & 0x4000)
1059 vortex_debug = 2;
1060 if (option & 0x0400)
1061 vp->enable_wol = 1;
1064 print_info = (vortex_debug > 1);
1065 if (print_info)
1066 printk (KERN_INFO "See Documentation/networking/vortex.txt\n");
1068 printk(KERN_INFO "%s: 3Com %s %s at %p.\n",
1069 print_name,
1070 pdev ? "PCI" : "EISA",
1071 vci->name,
1072 ioaddr);
1074 dev->base_addr = (unsigned long)ioaddr;
1075 dev->irq = irq;
1076 dev->mtu = mtu;
1077 vp->ioaddr = ioaddr;
1078 vp->large_frames = mtu > 1500;
1079 vp->drv_flags = vci->drv_flags;
1080 vp->has_nway = (vci->drv_flags & HAS_NWAY) ? 1 : 0;
1081 vp->io_size = vci->io_size;
1082 vp->card_idx = card_idx;
1084 /* module list only for Compaq device */
1085 if (gendev == NULL) {
1086 compaq_net_device = dev;
1089 /* PCI-only startup logic */
1090 if (pdev) {
1091 /* EISA resources already marked, so only PCI needs to do this here */
1092 /* Ignore return value, because Cardbus drivers already allocate for us */
1093 if (request_region(dev->base_addr, vci->io_size, print_name) != NULL)
1094 vp->must_free_region = 1;
1096 /* enable bus-mastering if necessary */
1097 if (vci->flags & PCI_USES_MASTER)
1098 pci_set_master(pdev);
1100 if (vci->drv_flags & IS_VORTEX) {
1101 u8 pci_latency;
1102 u8 new_latency = 248;
1104 /* Check the PCI latency value. On the 3c590 series the latency timer
1105 must be set to the maximum value to avoid data corruption that occurs
1106 when the timer expires during a transfer. This bug exists the Vortex
1107 chip only. */
1108 pci_read_config_byte(pdev, PCI_LATENCY_TIMER, &pci_latency);
1109 if (pci_latency < new_latency) {
1110 printk(KERN_INFO "%s: Overriding PCI latency"
1111 " timer (CFLT) setting of %d, new value is %d.\n",
1112 print_name, pci_latency, new_latency);
1113 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, new_latency);
1118 spin_lock_init(&vp->lock);
1119 vp->gendev = gendev;
1120 vp->mii.dev = dev;
1121 vp->mii.mdio_read = mdio_read;
1122 vp->mii.mdio_write = mdio_write;
1123 vp->mii.phy_id_mask = 0x1f;
1124 vp->mii.reg_num_mask = 0x1f;
1126 /* Makes sure rings are at least 16 byte aligned. */
1127 vp->rx_ring = pci_alloc_consistent(pdev, sizeof(struct boom_rx_desc) * RX_RING_SIZE
1128 + sizeof(struct boom_tx_desc) * TX_RING_SIZE,
1129 &vp->rx_ring_dma);
1130 retval = -ENOMEM;
1131 if (vp->rx_ring == 0)
1132 goto free_region;
1134 vp->tx_ring = (struct boom_tx_desc *)(vp->rx_ring + RX_RING_SIZE);
1135 vp->tx_ring_dma = vp->rx_ring_dma + sizeof(struct boom_rx_desc) * RX_RING_SIZE;
1137 /* if we are a PCI driver, we store info in pdev->driver_data
1138 * instead of a module list */
1139 if (pdev)
1140 pci_set_drvdata(pdev, dev);
1141 if (edev)
1142 eisa_set_drvdata(edev, dev);
1144 vp->media_override = 7;
1145 if (option >= 0) {
1146 vp->media_override = ((option & 7) == 2) ? 0 : option & 15;
1147 if (vp->media_override != 7)
1148 vp->medialock = 1;
1149 vp->full_duplex = (option & 0x200) ? 1 : 0;
1150 vp->bus_master = (option & 16) ? 1 : 0;
1153 if (global_full_duplex > 0)
1154 vp->full_duplex = 1;
1155 if (global_enable_wol > 0)
1156 vp->enable_wol = 1;
1158 if (card_idx < MAX_UNITS) {
1159 if (full_duplex[card_idx] > 0)
1160 vp->full_duplex = 1;
1161 if (flow_ctrl[card_idx] > 0)
1162 vp->flow_ctrl = 1;
1163 if (enable_wol[card_idx] > 0)
1164 vp->enable_wol = 1;
1167 vp->mii.force_media = vp->full_duplex;
1168 vp->options = option;
1169 /* Read the station address from the EEPROM. */
1170 EL3WINDOW(0);
1172 int base;
1174 if (vci->drv_flags & EEPROM_8BIT)
1175 base = 0x230;
1176 else if (vci->drv_flags & EEPROM_OFFSET)
1177 base = EEPROM_Read + 0x30;
1178 else
1179 base = EEPROM_Read;
1181 for (i = 0; i < 0x40; i++) {
1182 int timer;
1183 iowrite16(base + i, ioaddr + Wn0EepromCmd);
1184 /* Pause for at least 162 us. for the read to take place. */
1185 for (timer = 10; timer >= 0; timer--) {
1186 udelay(162);
1187 if ((ioread16(ioaddr + Wn0EepromCmd) & 0x8000) == 0)
1188 break;
1190 eeprom[i] = ioread16(ioaddr + Wn0EepromData);
1193 for (i = 0; i < 0x18; i++)
1194 checksum ^= eeprom[i];
1195 checksum = (checksum ^ (checksum >> 8)) & 0xff;
1196 if (checksum != 0x00) { /* Grrr, needless incompatible change 3Com. */
1197 while (i < 0x21)
1198 checksum ^= eeprom[i++];
1199 checksum = (checksum ^ (checksum >> 8)) & 0xff;
1201 if ((checksum != 0x00) && !(vci->drv_flags & IS_TORNADO))
1202 printk(" ***INVALID CHECKSUM %4.4x*** ", checksum);
1203 for (i = 0; i < 3; i++)
1204 ((u16 *)dev->dev_addr)[i] = htons(eeprom[i + 10]);
1205 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1206 if (print_info) {
1207 for (i = 0; i < 6; i++)
1208 printk("%c%2.2x", i ? ':' : ' ', dev->dev_addr[i]);
1210 /* Unfortunately an all zero eeprom passes the checksum and this
1211 gets found in the wild in failure cases. Crypto is hard 8) */
1212 if (!is_valid_ether_addr(dev->dev_addr)) {
1213 retval = -EINVAL;
1214 printk(KERN_ERR "*** EEPROM MAC address is invalid.\n");
1215 goto free_ring; /* With every pack */
1217 EL3WINDOW(2);
1218 for (i = 0; i < 6; i++)
1219 iowrite8(dev->dev_addr[i], ioaddr + i);
1221 if (print_info)
1222 printk(", IRQ %d\n", dev->irq);
1223 /* Tell them about an invalid IRQ. */
1224 if (dev->irq <= 0 || dev->irq >= NR_IRQS)
1225 printk(KERN_WARNING " *** Warning: IRQ %d is unlikely to work! ***\n",
1226 dev->irq);
1228 EL3WINDOW(4);
1229 step = (ioread8(ioaddr + Wn4_NetDiag) & 0x1e) >> 1;
1230 if (print_info) {
1231 printk(KERN_INFO " product code %02x%02x rev %02x.%d date %02d-"
1232 "%02d-%02d\n", eeprom[6]&0xff, eeprom[6]>>8, eeprom[0x14],
1233 step, (eeprom[4]>>5) & 15, eeprom[4] & 31, eeprom[4]>>9);
1237 if (pdev && vci->drv_flags & HAS_CB_FNS) {
1238 unsigned short n;
1240 vp->cb_fn_base = pci_iomap(pdev, 2, 0);
1241 if (!vp->cb_fn_base) {
1242 retval = -ENOMEM;
1243 goto free_ring;
1246 if (print_info) {
1247 printk(KERN_INFO "%s: CardBus functions mapped "
1248 "%16.16llx->%p\n",
1249 print_name,
1250 (unsigned long long)pci_resource_start(pdev, 2),
1251 vp->cb_fn_base);
1253 EL3WINDOW(2);
1255 n = ioread16(ioaddr + Wn2_ResetOptions) & ~0x4010;
1256 if (vp->drv_flags & INVERT_LED_PWR)
1257 n |= 0x10;
1258 if (vp->drv_flags & INVERT_MII_PWR)
1259 n |= 0x4000;
1260 iowrite16(n, ioaddr + Wn2_ResetOptions);
1261 if (vp->drv_flags & WNO_XCVR_PWR) {
1262 EL3WINDOW(0);
1263 iowrite16(0x0800, ioaddr);
1267 /* Extract our information from the EEPROM data. */
1268 vp->info1 = eeprom[13];
1269 vp->info2 = eeprom[15];
1270 vp->capabilities = eeprom[16];
1272 if (vp->info1 & 0x8000) {
1273 vp->full_duplex = 1;
1274 if (print_info)
1275 printk(KERN_INFO "Full duplex capable\n");
1279 static const char * const ram_split[] = {"5:3", "3:1", "1:1", "3:5"};
1280 unsigned int config;
1281 EL3WINDOW(3);
1282 vp->available_media = ioread16(ioaddr + Wn3_Options);
1283 if ((vp->available_media & 0xff) == 0) /* Broken 3c916 */
1284 vp->available_media = 0x40;
1285 config = ioread32(ioaddr + Wn3_Config);
1286 if (print_info) {
1287 printk(KERN_DEBUG " Internal config register is %4.4x, "
1288 "transceivers %#x.\n", config, ioread16(ioaddr + Wn3_Options));
1289 printk(KERN_INFO " %dK %s-wide RAM %s Rx:Tx split, %s%s interface.\n",
1290 8 << RAM_SIZE(config),
1291 RAM_WIDTH(config) ? "word" : "byte",
1292 ram_split[RAM_SPLIT(config)],
1293 AUTOSELECT(config) ? "autoselect/" : "",
1294 XCVR(config) > XCVR_ExtMII ? "<invalid transceiver>" :
1295 media_tbl[XCVR(config)].name);
1297 vp->default_media = XCVR(config);
1298 if (vp->default_media == XCVR_NWAY)
1299 vp->has_nway = 1;
1300 vp->autoselect = AUTOSELECT(config);
1303 if (vp->media_override != 7) {
1304 printk(KERN_INFO "%s: Media override to transceiver type %d (%s).\n",
1305 print_name, vp->media_override,
1306 media_tbl[vp->media_override].name);
1307 dev->if_port = vp->media_override;
1308 } else
1309 dev->if_port = vp->default_media;
1311 if ((vp->available_media & 0x40) || (vci->drv_flags & HAS_NWAY) ||
1312 dev->if_port == XCVR_MII || dev->if_port == XCVR_NWAY) {
1313 int phy, phy_idx = 0;
1314 EL3WINDOW(4);
1315 mii_preamble_required++;
1316 if (vp->drv_flags & EXTRA_PREAMBLE)
1317 mii_preamble_required++;
1318 mdio_sync(ioaddr, 32);
1319 mdio_read(dev, 24, MII_BMSR);
1320 for (phy = 0; phy < 32 && phy_idx < 1; phy++) {
1321 int mii_status, phyx;
1324 * For the 3c905CX we look at index 24 first, because it bogusly
1325 * reports an external PHY at all indices
1327 if (phy == 0)
1328 phyx = 24;
1329 else if (phy <= 24)
1330 phyx = phy - 1;
1331 else
1332 phyx = phy;
1333 mii_status = mdio_read(dev, phyx, MII_BMSR);
1334 if (mii_status && mii_status != 0xffff) {
1335 vp->phys[phy_idx++] = phyx;
1336 if (print_info) {
1337 printk(KERN_INFO " MII transceiver found at address %d,"
1338 " status %4x.\n", phyx, mii_status);
1340 if ((mii_status & 0x0040) == 0)
1341 mii_preamble_required++;
1344 mii_preamble_required--;
1345 if (phy_idx == 0) {
1346 printk(KERN_WARNING" ***WARNING*** No MII transceivers found!\n");
1347 vp->phys[0] = 24;
1348 } else {
1349 vp->advertising = mdio_read(dev, vp->phys[0], MII_ADVERTISE);
1350 if (vp->full_duplex) {
1351 /* Only advertise the FD media types. */
1352 vp->advertising &= ~0x02A0;
1353 mdio_write(dev, vp->phys[0], 4, vp->advertising);
1356 vp->mii.phy_id = vp->phys[0];
1359 if (vp->capabilities & CapBusMaster) {
1360 vp->full_bus_master_tx = 1;
1361 if (print_info) {
1362 printk(KERN_INFO " Enabling bus-master transmits and %s receives.\n",
1363 (vp->info2 & 1) ? "early" : "whole-frame" );
1365 vp->full_bus_master_rx = (vp->info2 & 1) ? 1 : 2;
1366 vp->bus_master = 0; /* AKPM: vortex only */
1369 /* The 3c59x-specific entries in the device structure. */
1370 dev->open = vortex_open;
1371 if (vp->full_bus_master_tx) {
1372 dev->hard_start_xmit = boomerang_start_xmit;
1373 /* Actually, it still should work with iommu. */
1374 if (card_idx < MAX_UNITS &&
1375 ((hw_checksums[card_idx] == -1 && (vp->drv_flags & HAS_HWCKSM)) ||
1376 hw_checksums[card_idx] == 1)) {
1377 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
1379 } else {
1380 dev->hard_start_xmit = vortex_start_xmit;
1383 if (print_info) {
1384 printk(KERN_INFO "%s: scatter/gather %sabled. h/w checksums %sabled\n",
1385 print_name,
1386 (dev->features & NETIF_F_SG) ? "en":"dis",
1387 (dev->features & NETIF_F_IP_CSUM) ? "en":"dis");
1390 dev->stop = vortex_close;
1391 dev->get_stats = vortex_get_stats;
1392 #ifdef CONFIG_PCI
1393 dev->do_ioctl = vortex_ioctl;
1394 #endif
1395 dev->ethtool_ops = &vortex_ethtool_ops;
1396 dev->set_multicast_list = set_rx_mode;
1397 dev->tx_timeout = vortex_tx_timeout;
1398 dev->watchdog_timeo = (watchdog * HZ) / 1000;
1399 #ifdef CONFIG_NET_POLL_CONTROLLER
1400 dev->poll_controller = poll_vortex;
1401 #endif
1402 if (pdev) {
1403 vp->pm_state_valid = 1;
1404 pci_save_state(VORTEX_PCI(vp));
1405 acpi_set_WOL(dev);
1407 retval = register_netdev(dev);
1408 if (retval == 0)
1409 return 0;
1411 free_ring:
1412 pci_free_consistent(pdev,
1413 sizeof(struct boom_rx_desc) * RX_RING_SIZE
1414 + sizeof(struct boom_tx_desc) * TX_RING_SIZE,
1415 vp->rx_ring,
1416 vp->rx_ring_dma);
1417 free_region:
1418 if (vp->must_free_region)
1419 release_region(dev->base_addr, vci->io_size);
1420 free_netdev(dev);
1421 printk(KERN_ERR PFX "vortex_probe1 fails. Returns %d\n", retval);
1422 out:
1423 return retval;
1426 static void
1427 issue_and_wait(struct net_device *dev, int cmd)
1429 struct vortex_private *vp = netdev_priv(dev);
1430 void __iomem *ioaddr = vp->ioaddr;
1431 int i;
1433 iowrite16(cmd, ioaddr + EL3_CMD);
1434 for (i = 0; i < 2000; i++) {
1435 if (!(ioread16(ioaddr + EL3_STATUS) & CmdInProgress))
1436 return;
1439 /* OK, that didn't work. Do it the slow way. One second */
1440 for (i = 0; i < 100000; i++) {
1441 if (!(ioread16(ioaddr + EL3_STATUS) & CmdInProgress)) {
1442 if (vortex_debug > 1)
1443 printk(KERN_INFO "%s: command 0x%04x took %d usecs\n",
1444 dev->name, cmd, i * 10);
1445 return;
1447 udelay(10);
1449 printk(KERN_ERR "%s: command 0x%04x did not complete! Status=0x%x\n",
1450 dev->name, cmd, ioread16(ioaddr + EL3_STATUS));
1453 static void
1454 vortex_set_duplex(struct net_device *dev)
1456 struct vortex_private *vp = netdev_priv(dev);
1457 void __iomem *ioaddr = vp->ioaddr;
1459 printk(KERN_INFO "%s: setting %s-duplex.\n",
1460 dev->name, (vp->full_duplex) ? "full" : "half");
1462 EL3WINDOW(3);
1463 /* Set the full-duplex bit. */
1464 iowrite16(((vp->info1 & 0x8000) || vp->full_duplex ? 0x20 : 0) |
1465 (vp->large_frames ? 0x40 : 0) |
1466 ((vp->full_duplex && vp->flow_ctrl && vp->partner_flow_ctrl) ?
1467 0x100 : 0),
1468 ioaddr + Wn3_MAC_Ctrl);
1471 static void vortex_check_media(struct net_device *dev, unsigned int init)
1473 struct vortex_private *vp = netdev_priv(dev);
1474 unsigned int ok_to_print = 0;
1476 if (vortex_debug > 3)
1477 ok_to_print = 1;
1479 if (mii_check_media(&vp->mii, ok_to_print, init)) {
1480 vp->full_duplex = vp->mii.full_duplex;
1481 vortex_set_duplex(dev);
1482 } else if (init) {
1483 vortex_set_duplex(dev);
1487 static void
1488 vortex_up(struct net_device *dev)
1490 struct vortex_private *vp = netdev_priv(dev);
1491 void __iomem *ioaddr = vp->ioaddr;
1492 unsigned int config;
1493 int i, mii_reg1, mii_reg5;
1495 if (VORTEX_PCI(vp)) {
1496 pci_set_power_state(VORTEX_PCI(vp), PCI_D0); /* Go active */
1497 if (vp->pm_state_valid)
1498 pci_restore_state(VORTEX_PCI(vp));
1499 pci_enable_device(VORTEX_PCI(vp));
1502 /* Before initializing select the active media port. */
1503 EL3WINDOW(3);
1504 config = ioread32(ioaddr + Wn3_Config);
1506 if (vp->media_override != 7) {
1507 printk(KERN_INFO "%s: Media override to transceiver %d (%s).\n",
1508 dev->name, vp->media_override,
1509 media_tbl[vp->media_override].name);
1510 dev->if_port = vp->media_override;
1511 } else if (vp->autoselect) {
1512 if (vp->has_nway) {
1513 if (vortex_debug > 1)
1514 printk(KERN_INFO "%s: using NWAY device table, not %d\n",
1515 dev->name, dev->if_port);
1516 dev->if_port = XCVR_NWAY;
1517 } else {
1518 /* Find first available media type, starting with 100baseTx. */
1519 dev->if_port = XCVR_100baseTx;
1520 while (! (vp->available_media & media_tbl[dev->if_port].mask))
1521 dev->if_port = media_tbl[dev->if_port].next;
1522 if (vortex_debug > 1)
1523 printk(KERN_INFO "%s: first available media type: %s\n",
1524 dev->name, media_tbl[dev->if_port].name);
1526 } else {
1527 dev->if_port = vp->default_media;
1528 if (vortex_debug > 1)
1529 printk(KERN_INFO "%s: using default media %s\n",
1530 dev->name, media_tbl[dev->if_port].name);
1533 init_timer(&vp->timer);
1534 vp->timer.expires = RUN_AT(media_tbl[dev->if_port].wait);
1535 vp->timer.data = (unsigned long)dev;
1536 vp->timer.function = vortex_timer; /* timer handler */
1537 add_timer(&vp->timer);
1539 init_timer(&vp->rx_oom_timer);
1540 vp->rx_oom_timer.data = (unsigned long)dev;
1541 vp->rx_oom_timer.function = rx_oom_timer;
1543 if (vortex_debug > 1)
1544 printk(KERN_DEBUG "%s: Initial media type %s.\n",
1545 dev->name, media_tbl[dev->if_port].name);
1547 vp->full_duplex = vp->mii.force_media;
1548 config = BFINS(config, dev->if_port, 20, 4);
1549 if (vortex_debug > 6)
1550 printk(KERN_DEBUG "vortex_up(): writing 0x%x to InternalConfig\n", config);
1551 iowrite32(config, ioaddr + Wn3_Config);
1553 if (dev->if_port == XCVR_MII || dev->if_port == XCVR_NWAY) {
1554 EL3WINDOW(4);
1555 mii_reg1 = mdio_read(dev, vp->phys[0], MII_BMSR);
1556 mii_reg5 = mdio_read(dev, vp->phys[0], MII_LPA);
1557 vp->partner_flow_ctrl = ((mii_reg5 & 0x0400) != 0);
1558 vp->mii.full_duplex = vp->full_duplex;
1560 vortex_check_media(dev, 1);
1562 else
1563 vortex_set_duplex(dev);
1565 issue_and_wait(dev, TxReset);
1567 * Don't reset the PHY - that upsets autonegotiation during DHCP operations.
1569 issue_and_wait(dev, RxReset|0x04);
1572 iowrite16(SetStatusEnb | 0x00, ioaddr + EL3_CMD);
1574 if (vortex_debug > 1) {
1575 EL3WINDOW(4);
1576 printk(KERN_DEBUG "%s: vortex_up() irq %d media status %4.4x.\n",
1577 dev->name, dev->irq, ioread16(ioaddr + Wn4_Media));
1580 /* Set the station address and mask in window 2 each time opened. */
1581 EL3WINDOW(2);
1582 for (i = 0; i < 6; i++)
1583 iowrite8(dev->dev_addr[i], ioaddr + i);
1584 for (; i < 12; i+=2)
1585 iowrite16(0, ioaddr + i);
1587 if (vp->cb_fn_base) {
1588 unsigned short n = ioread16(ioaddr + Wn2_ResetOptions) & ~0x4010;
1589 if (vp->drv_flags & INVERT_LED_PWR)
1590 n |= 0x10;
1591 if (vp->drv_flags & INVERT_MII_PWR)
1592 n |= 0x4000;
1593 iowrite16(n, ioaddr + Wn2_ResetOptions);
1596 if (dev->if_port == XCVR_10base2)
1597 /* Start the thinnet transceiver. We should really wait 50ms...*/
1598 iowrite16(StartCoax, ioaddr + EL3_CMD);
1599 if (dev->if_port != XCVR_NWAY) {
1600 EL3WINDOW(4);
1601 iowrite16((ioread16(ioaddr + Wn4_Media) & ~(Media_10TP|Media_SQE)) |
1602 media_tbl[dev->if_port].media_bits, ioaddr + Wn4_Media);
1605 /* Switch to the stats window, and clear all stats by reading. */
1606 iowrite16(StatsDisable, ioaddr + EL3_CMD);
1607 EL3WINDOW(6);
1608 for (i = 0; i < 10; i++)
1609 ioread8(ioaddr + i);
1610 ioread16(ioaddr + 10);
1611 ioread16(ioaddr + 12);
1612 /* New: On the Vortex we must also clear the BadSSD counter. */
1613 EL3WINDOW(4);
1614 ioread8(ioaddr + 12);
1615 /* ..and on the Boomerang we enable the extra statistics bits. */
1616 iowrite16(0x0040, ioaddr + Wn4_NetDiag);
1618 /* Switch to register set 7 for normal use. */
1619 EL3WINDOW(7);
1621 if (vp->full_bus_master_rx) { /* Boomerang bus master. */
1622 vp->cur_rx = vp->dirty_rx = 0;
1623 /* Initialize the RxEarly register as recommended. */
1624 iowrite16(SetRxThreshold + (1536>>2), ioaddr + EL3_CMD);
1625 iowrite32(0x0020, ioaddr + PktStatus);
1626 iowrite32(vp->rx_ring_dma, ioaddr + UpListPtr);
1628 if (vp->full_bus_master_tx) { /* Boomerang bus master Tx. */
1629 vp->cur_tx = vp->dirty_tx = 0;
1630 if (vp->drv_flags & IS_BOOMERANG)
1631 iowrite8(PKT_BUF_SZ>>8, ioaddr + TxFreeThreshold); /* Room for a packet. */
1632 /* Clear the Rx, Tx rings. */
1633 for (i = 0; i < RX_RING_SIZE; i++) /* AKPM: this is done in vortex_open, too */
1634 vp->rx_ring[i].status = 0;
1635 for (i = 0; i < TX_RING_SIZE; i++)
1636 vp->tx_skbuff[i] = NULL;
1637 iowrite32(0, ioaddr + DownListPtr);
1639 /* Set receiver mode: presumably accept b-case and phys addr only. */
1640 set_rx_mode(dev);
1641 /* enable 802.1q tagged frames */
1642 set_8021q_mode(dev, 1);
1643 iowrite16(StatsEnable, ioaddr + EL3_CMD); /* Turn on statistics. */
1645 iowrite16(RxEnable, ioaddr + EL3_CMD); /* Enable the receiver. */
1646 iowrite16(TxEnable, ioaddr + EL3_CMD); /* Enable transmitter. */
1647 /* Allow status bits to be seen. */
1648 vp->status_enable = SetStatusEnb | HostError|IntReq|StatsFull|TxComplete|
1649 (vp->full_bus_master_tx ? DownComplete : TxAvailable) |
1650 (vp->full_bus_master_rx ? UpComplete : RxComplete) |
1651 (vp->bus_master ? DMADone : 0);
1652 vp->intr_enable = SetIntrEnb | IntLatch | TxAvailable |
1653 (vp->full_bus_master_rx ? 0 : RxComplete) |
1654 StatsFull | HostError | TxComplete | IntReq
1655 | (vp->bus_master ? DMADone : 0) | UpComplete | DownComplete;
1656 iowrite16(vp->status_enable, ioaddr + EL3_CMD);
1657 /* Ack all pending events, and set active indicator mask. */
1658 iowrite16(AckIntr | IntLatch | TxAvailable | RxEarly | IntReq,
1659 ioaddr + EL3_CMD);
1660 iowrite16(vp->intr_enable, ioaddr + EL3_CMD);
1661 if (vp->cb_fn_base) /* The PCMCIA people are idiots. */
1662 iowrite32(0x8000, vp->cb_fn_base + 4);
1663 netif_start_queue (dev);
1666 static int
1667 vortex_open(struct net_device *dev)
1669 struct vortex_private *vp = netdev_priv(dev);
1670 int i;
1671 int retval;
1673 /* Use the now-standard shared IRQ implementation. */
1674 if ((retval = request_irq(dev->irq, vp->full_bus_master_rx ?
1675 &boomerang_interrupt : &vortex_interrupt, IRQF_SHARED, dev->name, dev))) {
1676 printk(KERN_ERR "%s: Could not reserve IRQ %d\n", dev->name, dev->irq);
1677 goto out;
1680 if (vp->full_bus_master_rx) { /* Boomerang bus master. */
1681 if (vortex_debug > 2)
1682 printk(KERN_DEBUG "%s: Filling in the Rx ring.\n", dev->name);
1683 for (i = 0; i < RX_RING_SIZE; i++) {
1684 struct sk_buff *skb;
1685 vp->rx_ring[i].next = cpu_to_le32(vp->rx_ring_dma + sizeof(struct boom_rx_desc) * (i+1));
1686 vp->rx_ring[i].status = 0; /* Clear complete bit. */
1687 vp->rx_ring[i].length = cpu_to_le32(PKT_BUF_SZ | LAST_FRAG);
1688 skb = dev_alloc_skb(PKT_BUF_SZ);
1689 vp->rx_skbuff[i] = skb;
1690 if (skb == NULL)
1691 break; /* Bad news! */
1692 skb->dev = dev; /* Mark as being used by this device. */
1693 skb_reserve(skb, 2); /* Align IP on 16 byte boundaries */
1694 vp->rx_ring[i].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, PKT_BUF_SZ, PCI_DMA_FROMDEVICE));
1696 if (i != RX_RING_SIZE) {
1697 int j;
1698 printk(KERN_EMERG "%s: no memory for rx ring\n", dev->name);
1699 for (j = 0; j < i; j++) {
1700 if (vp->rx_skbuff[j]) {
1701 dev_kfree_skb(vp->rx_skbuff[j]);
1702 vp->rx_skbuff[j] = NULL;
1705 retval = -ENOMEM;
1706 goto out_free_irq;
1708 /* Wrap the ring. */
1709 vp->rx_ring[i-1].next = cpu_to_le32(vp->rx_ring_dma);
1712 vortex_up(dev);
1713 return 0;
1715 out_free_irq:
1716 free_irq(dev->irq, dev);
1717 out:
1718 if (vortex_debug > 1)
1719 printk(KERN_ERR "%s: vortex_open() fails: returning %d\n", dev->name, retval);
1720 return retval;
1723 static void
1724 vortex_timer(unsigned long data)
1726 struct net_device *dev = (struct net_device *)data;
1727 struct vortex_private *vp = netdev_priv(dev);
1728 void __iomem *ioaddr = vp->ioaddr;
1729 int next_tick = 60*HZ;
1730 int ok = 0;
1731 int media_status, old_window;
1733 if (vortex_debug > 2) {
1734 printk(KERN_DEBUG "%s: Media selection timer tick happened, %s.\n",
1735 dev->name, media_tbl[dev->if_port].name);
1736 printk(KERN_DEBUG "dev->watchdog_timeo=%d\n", dev->watchdog_timeo);
1739 disable_irq_lockdep(dev->irq);
1740 old_window = ioread16(ioaddr + EL3_CMD) >> 13;
1741 EL3WINDOW(4);
1742 media_status = ioread16(ioaddr + Wn4_Media);
1743 switch (dev->if_port) {
1744 case XCVR_10baseT: case XCVR_100baseTx: case XCVR_100baseFx:
1745 if (media_status & Media_LnkBeat) {
1746 netif_carrier_on(dev);
1747 ok = 1;
1748 if (vortex_debug > 1)
1749 printk(KERN_DEBUG "%s: Media %s has link beat, %x.\n",
1750 dev->name, media_tbl[dev->if_port].name, media_status);
1751 } else {
1752 netif_carrier_off(dev);
1753 if (vortex_debug > 1) {
1754 printk(KERN_DEBUG "%s: Media %s has no link beat, %x.\n",
1755 dev->name, media_tbl[dev->if_port].name, media_status);
1758 break;
1759 case XCVR_MII: case XCVR_NWAY:
1761 ok = 1;
1762 spin_lock_bh(&vp->lock);
1763 vortex_check_media(dev, 0);
1764 spin_unlock_bh(&vp->lock);
1766 break;
1767 default: /* Other media types handled by Tx timeouts. */
1768 if (vortex_debug > 1)
1769 printk(KERN_DEBUG "%s: Media %s has no indication, %x.\n",
1770 dev->name, media_tbl[dev->if_port].name, media_status);
1771 ok = 1;
1774 if (!netif_carrier_ok(dev))
1775 next_tick = 5*HZ;
1777 if (vp->medialock)
1778 goto leave_media_alone;
1780 if (!ok) {
1781 unsigned int config;
1783 do {
1784 dev->if_port = media_tbl[dev->if_port].next;
1785 } while ( ! (vp->available_media & media_tbl[dev->if_port].mask));
1786 if (dev->if_port == XCVR_Default) { /* Go back to default. */
1787 dev->if_port = vp->default_media;
1788 if (vortex_debug > 1)
1789 printk(KERN_DEBUG "%s: Media selection failing, using default "
1790 "%s port.\n",
1791 dev->name, media_tbl[dev->if_port].name);
1792 } else {
1793 if (vortex_debug > 1)
1794 printk(KERN_DEBUG "%s: Media selection failed, now trying "
1795 "%s port.\n",
1796 dev->name, media_tbl[dev->if_port].name);
1797 next_tick = media_tbl[dev->if_port].wait;
1799 iowrite16((media_status & ~(Media_10TP|Media_SQE)) |
1800 media_tbl[dev->if_port].media_bits, ioaddr + Wn4_Media);
1802 EL3WINDOW(3);
1803 config = ioread32(ioaddr + Wn3_Config);
1804 config = BFINS(config, dev->if_port, 20, 4);
1805 iowrite32(config, ioaddr + Wn3_Config);
1807 iowrite16(dev->if_port == XCVR_10base2 ? StartCoax : StopCoax,
1808 ioaddr + EL3_CMD);
1809 if (vortex_debug > 1)
1810 printk(KERN_DEBUG "wrote 0x%08x to Wn3_Config\n", config);
1811 /* AKPM: FIXME: Should reset Rx & Tx here. P60 of 3c90xc.pdf */
1814 leave_media_alone:
1815 if (vortex_debug > 2)
1816 printk(KERN_DEBUG "%s: Media selection timer finished, %s.\n",
1817 dev->name, media_tbl[dev->if_port].name);
1819 EL3WINDOW(old_window);
1820 enable_irq_lockdep(dev->irq);
1821 mod_timer(&vp->timer, RUN_AT(next_tick));
1822 if (vp->deferred)
1823 iowrite16(FakeIntr, ioaddr + EL3_CMD);
1824 return;
1827 static void vortex_tx_timeout(struct net_device *dev)
1829 struct vortex_private *vp = netdev_priv(dev);
1830 void __iomem *ioaddr = vp->ioaddr;
1832 printk(KERN_ERR "%s: transmit timed out, tx_status %2.2x status %4.4x.\n",
1833 dev->name, ioread8(ioaddr + TxStatus),
1834 ioread16(ioaddr + EL3_STATUS));
1835 EL3WINDOW(4);
1836 printk(KERN_ERR " diagnostics: net %04x media %04x dma %08x fifo %04x\n",
1837 ioread16(ioaddr + Wn4_NetDiag),
1838 ioread16(ioaddr + Wn4_Media),
1839 ioread32(ioaddr + PktStatus),
1840 ioread16(ioaddr + Wn4_FIFODiag));
1841 /* Slight code bloat to be user friendly. */
1842 if ((ioread8(ioaddr + TxStatus) & 0x88) == 0x88)
1843 printk(KERN_ERR "%s: Transmitter encountered 16 collisions --"
1844 " network cable problem?\n", dev->name);
1845 if (ioread16(ioaddr + EL3_STATUS) & IntLatch) {
1846 printk(KERN_ERR "%s: Interrupt posted but not delivered --"
1847 " IRQ blocked by another device?\n", dev->name);
1848 /* Bad idea here.. but we might as well handle a few events. */
1851 * Block interrupts because vortex_interrupt does a bare spin_lock()
1853 unsigned long flags;
1854 local_irq_save(flags);
1855 if (vp->full_bus_master_tx)
1856 boomerang_interrupt(dev->irq, dev);
1857 else
1858 vortex_interrupt(dev->irq, dev);
1859 local_irq_restore(flags);
1863 if (vortex_debug > 0)
1864 dump_tx_ring(dev);
1866 issue_and_wait(dev, TxReset);
1868 vp->stats.tx_errors++;
1869 if (vp->full_bus_master_tx) {
1870 printk(KERN_DEBUG "%s: Resetting the Tx ring pointer.\n", dev->name);
1871 if (vp->cur_tx - vp->dirty_tx > 0 && ioread32(ioaddr + DownListPtr) == 0)
1872 iowrite32(vp->tx_ring_dma + (vp->dirty_tx % TX_RING_SIZE) * sizeof(struct boom_tx_desc),
1873 ioaddr + DownListPtr);
1874 if (vp->cur_tx - vp->dirty_tx < TX_RING_SIZE)
1875 netif_wake_queue (dev);
1876 if (vp->drv_flags & IS_BOOMERANG)
1877 iowrite8(PKT_BUF_SZ>>8, ioaddr + TxFreeThreshold);
1878 iowrite16(DownUnstall, ioaddr + EL3_CMD);
1879 } else {
1880 vp->stats.tx_dropped++;
1881 netif_wake_queue(dev);
1884 /* Issue Tx Enable */
1885 iowrite16(TxEnable, ioaddr + EL3_CMD);
1886 dev->trans_start = jiffies;
1888 /* Switch to register set 7 for normal use. */
1889 EL3WINDOW(7);
1893 * Handle uncommon interrupt sources. This is a separate routine to minimize
1894 * the cache impact.
1896 static void
1897 vortex_error(struct net_device *dev, int status)
1899 struct vortex_private *vp = netdev_priv(dev);
1900 void __iomem *ioaddr = vp->ioaddr;
1901 int do_tx_reset = 0, reset_mask = 0;
1902 unsigned char tx_status = 0;
1904 if (vortex_debug > 2) {
1905 printk(KERN_ERR "%s: vortex_error(), status=0x%x\n", dev->name, status);
1908 if (status & TxComplete) { /* Really "TxError" for us. */
1909 tx_status = ioread8(ioaddr + TxStatus);
1910 /* Presumably a tx-timeout. We must merely re-enable. */
1911 if (vortex_debug > 2
1912 || (tx_status != 0x88 && vortex_debug > 0)) {
1913 printk(KERN_ERR "%s: Transmit error, Tx status register %2.2x.\n",
1914 dev->name, tx_status);
1915 if (tx_status == 0x82) {
1916 printk(KERN_ERR "Probably a duplex mismatch. See "
1917 "Documentation/networking/vortex.txt\n");
1919 dump_tx_ring(dev);
1921 if (tx_status & 0x14) vp->stats.tx_fifo_errors++;
1922 if (tx_status & 0x38) vp->stats.tx_aborted_errors++;
1923 if (tx_status & 0x08) vp->xstats.tx_max_collisions++;
1924 iowrite8(0, ioaddr + TxStatus);
1925 if (tx_status & 0x30) { /* txJabber or txUnderrun */
1926 do_tx_reset = 1;
1927 } else if ((tx_status & 0x08) && (vp->drv_flags & MAX_COLLISION_RESET)) { /* maxCollisions */
1928 do_tx_reset = 1;
1929 reset_mask = 0x0108; /* Reset interface logic, but not download logic */
1930 } else { /* Merely re-enable the transmitter. */
1931 iowrite16(TxEnable, ioaddr + EL3_CMD);
1935 if (status & RxEarly) { /* Rx early is unused. */
1936 vortex_rx(dev);
1937 iowrite16(AckIntr | RxEarly, ioaddr + EL3_CMD);
1939 if (status & StatsFull) { /* Empty statistics. */
1940 static int DoneDidThat;
1941 if (vortex_debug > 4)
1942 printk(KERN_DEBUG "%s: Updating stats.\n", dev->name);
1943 update_stats(ioaddr, dev);
1944 /* HACK: Disable statistics as an interrupt source. */
1945 /* This occurs when we have the wrong media type! */
1946 if (DoneDidThat == 0 &&
1947 ioread16(ioaddr + EL3_STATUS) & StatsFull) {
1948 printk(KERN_WARNING "%s: Updating statistics failed, disabling "
1949 "stats as an interrupt source.\n", dev->name);
1950 EL3WINDOW(5);
1951 iowrite16(SetIntrEnb | (ioread16(ioaddr + 10) & ~StatsFull), ioaddr + EL3_CMD);
1952 vp->intr_enable &= ~StatsFull;
1953 EL3WINDOW(7);
1954 DoneDidThat++;
1957 if (status & IntReq) { /* Restore all interrupt sources. */
1958 iowrite16(vp->status_enable, ioaddr + EL3_CMD);
1959 iowrite16(vp->intr_enable, ioaddr + EL3_CMD);
1961 if (status & HostError) {
1962 u16 fifo_diag;
1963 EL3WINDOW(4);
1964 fifo_diag = ioread16(ioaddr + Wn4_FIFODiag);
1965 printk(KERN_ERR "%s: Host error, FIFO diagnostic register %4.4x.\n",
1966 dev->name, fifo_diag);
1967 /* Adapter failure requires Tx/Rx reset and reinit. */
1968 if (vp->full_bus_master_tx) {
1969 int bus_status = ioread32(ioaddr + PktStatus);
1970 /* 0x80000000 PCI master abort. */
1971 /* 0x40000000 PCI target abort. */
1972 if (vortex_debug)
1973 printk(KERN_ERR "%s: PCI bus error, bus status %8.8x\n", dev->name, bus_status);
1975 /* In this case, blow the card away */
1976 /* Must not enter D3 or we can't legally issue the reset! */
1977 vortex_down(dev, 0);
1978 issue_and_wait(dev, TotalReset | 0xff);
1979 vortex_up(dev); /* AKPM: bug. vortex_up() assumes that the rx ring is full. It may not be. */
1980 } else if (fifo_diag & 0x0400)
1981 do_tx_reset = 1;
1982 if (fifo_diag & 0x3000) {
1983 /* Reset Rx fifo and upload logic */
1984 issue_and_wait(dev, RxReset|0x07);
1985 /* Set the Rx filter to the current state. */
1986 set_rx_mode(dev);
1987 /* enable 802.1q VLAN tagged frames */
1988 set_8021q_mode(dev, 1);
1989 iowrite16(RxEnable, ioaddr + EL3_CMD); /* Re-enable the receiver. */
1990 iowrite16(AckIntr | HostError, ioaddr + EL3_CMD);
1994 if (do_tx_reset) {
1995 issue_and_wait(dev, TxReset|reset_mask);
1996 iowrite16(TxEnable, ioaddr + EL3_CMD);
1997 if (!vp->full_bus_master_tx)
1998 netif_wake_queue(dev);
2002 static int
2003 vortex_start_xmit(struct sk_buff *skb, struct net_device *dev)
2005 struct vortex_private *vp = netdev_priv(dev);
2006 void __iomem *ioaddr = vp->ioaddr;
2008 /* Put out the doubleword header... */
2009 iowrite32(skb->len, ioaddr + TX_FIFO);
2010 if (vp->bus_master) {
2011 /* Set the bus-master controller to transfer the packet. */
2012 int len = (skb->len + 3) & ~3;
2013 iowrite32(vp->tx_skb_dma = pci_map_single(VORTEX_PCI(vp), skb->data, len, PCI_DMA_TODEVICE),
2014 ioaddr + Wn7_MasterAddr);
2015 iowrite16(len, ioaddr + Wn7_MasterLen);
2016 vp->tx_skb = skb;
2017 iowrite16(StartDMADown, ioaddr + EL3_CMD);
2018 /* netif_wake_queue() will be called at the DMADone interrupt. */
2019 } else {
2020 /* ... and the packet rounded to a doubleword. */
2021 iowrite32_rep(ioaddr + TX_FIFO, skb->data, (skb->len + 3) >> 2);
2022 dev_kfree_skb (skb);
2023 if (ioread16(ioaddr + TxFree) > 1536) {
2024 netif_start_queue (dev); /* AKPM: redundant? */
2025 } else {
2026 /* Interrupt us when the FIFO has room for max-sized packet. */
2027 netif_stop_queue(dev);
2028 iowrite16(SetTxThreshold + (1536>>2), ioaddr + EL3_CMD);
2032 dev->trans_start = jiffies;
2034 /* Clear the Tx status stack. */
2036 int tx_status;
2037 int i = 32;
2039 while (--i > 0 && (tx_status = ioread8(ioaddr + TxStatus)) > 0) {
2040 if (tx_status & 0x3C) { /* A Tx-disabling error occurred. */
2041 if (vortex_debug > 2)
2042 printk(KERN_DEBUG "%s: Tx error, status %2.2x.\n",
2043 dev->name, tx_status);
2044 if (tx_status & 0x04) vp->stats.tx_fifo_errors++;
2045 if (tx_status & 0x38) vp->stats.tx_aborted_errors++;
2046 if (tx_status & 0x30) {
2047 issue_and_wait(dev, TxReset);
2049 iowrite16(TxEnable, ioaddr + EL3_CMD);
2051 iowrite8(0x00, ioaddr + TxStatus); /* Pop the status stack. */
2054 return 0;
2057 static int
2058 boomerang_start_xmit(struct sk_buff *skb, struct net_device *dev)
2060 struct vortex_private *vp = netdev_priv(dev);
2061 void __iomem *ioaddr = vp->ioaddr;
2062 /* Calculate the next Tx descriptor entry. */
2063 int entry = vp->cur_tx % TX_RING_SIZE;
2064 struct boom_tx_desc *prev_entry = &vp->tx_ring[(vp->cur_tx-1) % TX_RING_SIZE];
2065 unsigned long flags;
2067 if (vortex_debug > 6) {
2068 printk(KERN_DEBUG "boomerang_start_xmit()\n");
2069 printk(KERN_DEBUG "%s: Trying to send a packet, Tx index %d.\n",
2070 dev->name, vp->cur_tx);
2073 if (vp->cur_tx - vp->dirty_tx >= TX_RING_SIZE) {
2074 if (vortex_debug > 0)
2075 printk(KERN_WARNING "%s: BUG! Tx Ring full, refusing to send buffer.\n",
2076 dev->name);
2077 netif_stop_queue(dev);
2078 return 1;
2081 vp->tx_skbuff[entry] = skb;
2083 vp->tx_ring[entry].next = 0;
2084 #if DO_ZEROCOPY
2085 if (skb->ip_summed != CHECKSUM_PARTIAL)
2086 vp->tx_ring[entry].status = cpu_to_le32(skb->len | TxIntrUploaded);
2087 else
2088 vp->tx_ring[entry].status = cpu_to_le32(skb->len | TxIntrUploaded | AddTCPChksum | AddUDPChksum);
2090 if (!skb_shinfo(skb)->nr_frags) {
2091 vp->tx_ring[entry].frag[0].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data,
2092 skb->len, PCI_DMA_TODEVICE));
2093 vp->tx_ring[entry].frag[0].length = cpu_to_le32(skb->len | LAST_FRAG);
2094 } else {
2095 int i;
2097 vp->tx_ring[entry].frag[0].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data,
2098 skb->len-skb->data_len, PCI_DMA_TODEVICE));
2099 vp->tx_ring[entry].frag[0].length = cpu_to_le32(skb->len-skb->data_len);
2101 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2102 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2104 vp->tx_ring[entry].frag[i+1].addr =
2105 cpu_to_le32(pci_map_single(VORTEX_PCI(vp),
2106 (void*)page_address(frag->page) + frag->page_offset,
2107 frag->size, PCI_DMA_TODEVICE));
2109 if (i == skb_shinfo(skb)->nr_frags-1)
2110 vp->tx_ring[entry].frag[i+1].length = cpu_to_le32(frag->size|LAST_FRAG);
2111 else
2112 vp->tx_ring[entry].frag[i+1].length = cpu_to_le32(frag->size);
2115 #else
2116 vp->tx_ring[entry].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, skb->len, PCI_DMA_TODEVICE));
2117 vp->tx_ring[entry].length = cpu_to_le32(skb->len | LAST_FRAG);
2118 vp->tx_ring[entry].status = cpu_to_le32(skb->len | TxIntrUploaded);
2119 #endif
2121 spin_lock_irqsave(&vp->lock, flags);
2122 /* Wait for the stall to complete. */
2123 issue_and_wait(dev, DownStall);
2124 prev_entry->next = cpu_to_le32(vp->tx_ring_dma + entry * sizeof(struct boom_tx_desc));
2125 if (ioread32(ioaddr + DownListPtr) == 0) {
2126 iowrite32(vp->tx_ring_dma + entry * sizeof(struct boom_tx_desc), ioaddr + DownListPtr);
2127 vp->queued_packet++;
2130 vp->cur_tx++;
2131 if (vp->cur_tx - vp->dirty_tx > TX_RING_SIZE - 1) {
2132 netif_stop_queue (dev);
2133 } else { /* Clear previous interrupt enable. */
2134 #if defined(tx_interrupt_mitigation)
2135 /* Dubious. If in boomeang_interrupt "faster" cyclone ifdef
2136 * were selected, this would corrupt DN_COMPLETE. No?
2138 prev_entry->status &= cpu_to_le32(~TxIntrUploaded);
2139 #endif
2141 iowrite16(DownUnstall, ioaddr + EL3_CMD);
2142 spin_unlock_irqrestore(&vp->lock, flags);
2143 dev->trans_start = jiffies;
2144 return 0;
2147 /* The interrupt handler does all of the Rx thread work and cleans up
2148 after the Tx thread. */
2151 * This is the ISR for the vortex series chips.
2152 * full_bus_master_tx == 0 && full_bus_master_rx == 0
2155 static irqreturn_t
2156 vortex_interrupt(int irq, void *dev_id)
2158 struct net_device *dev = dev_id;
2159 struct vortex_private *vp = netdev_priv(dev);
2160 void __iomem *ioaddr;
2161 int status;
2162 int work_done = max_interrupt_work;
2163 int handled = 0;
2165 ioaddr = vp->ioaddr;
2166 spin_lock(&vp->lock);
2168 status = ioread16(ioaddr + EL3_STATUS);
2170 if (vortex_debug > 6)
2171 printk("vortex_interrupt(). status=0x%4x\n", status);
2173 if ((status & IntLatch) == 0)
2174 goto handler_exit; /* No interrupt: shared IRQs cause this */
2175 handled = 1;
2177 if (status & IntReq) {
2178 status |= vp->deferred;
2179 vp->deferred = 0;
2182 if (status == 0xffff) /* h/w no longer present (hotplug)? */
2183 goto handler_exit;
2185 if (vortex_debug > 4)
2186 printk(KERN_DEBUG "%s: interrupt, status %4.4x, latency %d ticks.\n",
2187 dev->name, status, ioread8(ioaddr + Timer));
2189 do {
2190 if (vortex_debug > 5)
2191 printk(KERN_DEBUG "%s: In interrupt loop, status %4.4x.\n",
2192 dev->name, status);
2193 if (status & RxComplete)
2194 vortex_rx(dev);
2196 if (status & TxAvailable) {
2197 if (vortex_debug > 5)
2198 printk(KERN_DEBUG " TX room bit was handled.\n");
2199 /* There's room in the FIFO for a full-sized packet. */
2200 iowrite16(AckIntr | TxAvailable, ioaddr + EL3_CMD);
2201 netif_wake_queue (dev);
2204 if (status & DMADone) {
2205 if (ioread16(ioaddr + Wn7_MasterStatus) & 0x1000) {
2206 iowrite16(0x1000, ioaddr + Wn7_MasterStatus); /* Ack the event. */
2207 pci_unmap_single(VORTEX_PCI(vp), vp->tx_skb_dma, (vp->tx_skb->len + 3) & ~3, PCI_DMA_TODEVICE);
2208 dev_kfree_skb_irq(vp->tx_skb); /* Release the transferred buffer */
2209 if (ioread16(ioaddr + TxFree) > 1536) {
2211 * AKPM: FIXME: I don't think we need this. If the queue was stopped due to
2212 * insufficient FIFO room, the TxAvailable test will succeed and call
2213 * netif_wake_queue()
2215 netif_wake_queue(dev);
2216 } else { /* Interrupt when FIFO has room for max-sized packet. */
2217 iowrite16(SetTxThreshold + (1536>>2), ioaddr + EL3_CMD);
2218 netif_stop_queue(dev);
2222 /* Check for all uncommon interrupts at once. */
2223 if (status & (HostError | RxEarly | StatsFull | TxComplete | IntReq)) {
2224 if (status == 0xffff)
2225 break;
2226 vortex_error(dev, status);
2229 if (--work_done < 0) {
2230 printk(KERN_WARNING "%s: Too much work in interrupt, status "
2231 "%4.4x.\n", dev->name, status);
2232 /* Disable all pending interrupts. */
2233 do {
2234 vp->deferred |= status;
2235 iowrite16(SetStatusEnb | (~vp->deferred & vp->status_enable),
2236 ioaddr + EL3_CMD);
2237 iowrite16(AckIntr | (vp->deferred & 0x7ff), ioaddr + EL3_CMD);
2238 } while ((status = ioread16(ioaddr + EL3_CMD)) & IntLatch);
2239 /* The timer will reenable interrupts. */
2240 mod_timer(&vp->timer, jiffies + 1*HZ);
2241 break;
2243 /* Acknowledge the IRQ. */
2244 iowrite16(AckIntr | IntReq | IntLatch, ioaddr + EL3_CMD);
2245 } while ((status = ioread16(ioaddr + EL3_STATUS)) & (IntLatch | RxComplete));
2247 if (vortex_debug > 4)
2248 printk(KERN_DEBUG "%s: exiting interrupt, status %4.4x.\n",
2249 dev->name, status);
2250 handler_exit:
2251 spin_unlock(&vp->lock);
2252 return IRQ_RETVAL(handled);
2256 * This is the ISR for the boomerang series chips.
2257 * full_bus_master_tx == 1 && full_bus_master_rx == 1
2260 static irqreturn_t
2261 boomerang_interrupt(int irq, void *dev_id)
2263 struct net_device *dev = dev_id;
2264 struct vortex_private *vp = netdev_priv(dev);
2265 void __iomem *ioaddr;
2266 int status;
2267 int work_done = max_interrupt_work;
2269 ioaddr = vp->ioaddr;
2272 * It seems dopey to put the spinlock this early, but we could race against vortex_tx_timeout
2273 * and boomerang_start_xmit
2275 spin_lock(&vp->lock);
2277 status = ioread16(ioaddr + EL3_STATUS);
2279 if (vortex_debug > 6)
2280 printk(KERN_DEBUG "boomerang_interrupt. status=0x%4x\n", status);
2282 if ((status & IntLatch) == 0)
2283 goto handler_exit; /* No interrupt: shared IRQs can cause this */
2285 if (status == 0xffff) { /* h/w no longer present (hotplug)? */
2286 if (vortex_debug > 1)
2287 printk(KERN_DEBUG "boomerang_interrupt(1): status = 0xffff\n");
2288 goto handler_exit;
2291 if (status & IntReq) {
2292 status |= vp->deferred;
2293 vp->deferred = 0;
2296 if (vortex_debug > 4)
2297 printk(KERN_DEBUG "%s: interrupt, status %4.4x, latency %d ticks.\n",
2298 dev->name, status, ioread8(ioaddr + Timer));
2299 do {
2300 if (vortex_debug > 5)
2301 printk(KERN_DEBUG "%s: In interrupt loop, status %4.4x.\n",
2302 dev->name, status);
2303 if (status & UpComplete) {
2304 iowrite16(AckIntr | UpComplete, ioaddr + EL3_CMD);
2305 if (vortex_debug > 5)
2306 printk(KERN_DEBUG "boomerang_interrupt->boomerang_rx\n");
2307 boomerang_rx(dev);
2310 if (status & DownComplete) {
2311 unsigned int dirty_tx = vp->dirty_tx;
2313 iowrite16(AckIntr | DownComplete, ioaddr + EL3_CMD);
2314 while (vp->cur_tx - dirty_tx > 0) {
2315 int entry = dirty_tx % TX_RING_SIZE;
2316 #if 1 /* AKPM: the latter is faster, but cyclone-only */
2317 if (ioread32(ioaddr + DownListPtr) ==
2318 vp->tx_ring_dma + entry * sizeof(struct boom_tx_desc))
2319 break; /* It still hasn't been processed. */
2320 #else
2321 if ((vp->tx_ring[entry].status & DN_COMPLETE) == 0)
2322 break; /* It still hasn't been processed. */
2323 #endif
2325 if (vp->tx_skbuff[entry]) {
2326 struct sk_buff *skb = vp->tx_skbuff[entry];
2327 #if DO_ZEROCOPY
2328 int i;
2329 for (i=0; i<=skb_shinfo(skb)->nr_frags; i++)
2330 pci_unmap_single(VORTEX_PCI(vp),
2331 le32_to_cpu(vp->tx_ring[entry].frag[i].addr),
2332 le32_to_cpu(vp->tx_ring[entry].frag[i].length)&0xFFF,
2333 PCI_DMA_TODEVICE);
2334 #else
2335 pci_unmap_single(VORTEX_PCI(vp),
2336 le32_to_cpu(vp->tx_ring[entry].addr), skb->len, PCI_DMA_TODEVICE);
2337 #endif
2338 dev_kfree_skb_irq(skb);
2339 vp->tx_skbuff[entry] = NULL;
2340 } else {
2341 printk(KERN_DEBUG "boomerang_interrupt: no skb!\n");
2343 /* vp->stats.tx_packets++; Counted below. */
2344 dirty_tx++;
2346 vp->dirty_tx = dirty_tx;
2347 if (vp->cur_tx - dirty_tx <= TX_RING_SIZE - 1) {
2348 if (vortex_debug > 6)
2349 printk(KERN_DEBUG "boomerang_interrupt: wake queue\n");
2350 netif_wake_queue (dev);
2354 /* Check for all uncommon interrupts at once. */
2355 if (status & (HostError | RxEarly | StatsFull | TxComplete | IntReq))
2356 vortex_error(dev, status);
2358 if (--work_done < 0) {
2359 printk(KERN_WARNING "%s: Too much work in interrupt, status "
2360 "%4.4x.\n", dev->name, status);
2361 /* Disable all pending interrupts. */
2362 do {
2363 vp->deferred |= status;
2364 iowrite16(SetStatusEnb | (~vp->deferred & vp->status_enable),
2365 ioaddr + EL3_CMD);
2366 iowrite16(AckIntr | (vp->deferred & 0x7ff), ioaddr + EL3_CMD);
2367 } while ((status = ioread16(ioaddr + EL3_CMD)) & IntLatch);
2368 /* The timer will reenable interrupts. */
2369 mod_timer(&vp->timer, jiffies + 1*HZ);
2370 break;
2372 /* Acknowledge the IRQ. */
2373 iowrite16(AckIntr | IntReq | IntLatch, ioaddr + EL3_CMD);
2374 if (vp->cb_fn_base) /* The PCMCIA people are idiots. */
2375 iowrite32(0x8000, vp->cb_fn_base + 4);
2377 } while ((status = ioread16(ioaddr + EL3_STATUS)) & IntLatch);
2379 if (vortex_debug > 4)
2380 printk(KERN_DEBUG "%s: exiting interrupt, status %4.4x.\n",
2381 dev->name, status);
2382 handler_exit:
2383 spin_unlock(&vp->lock);
2384 return IRQ_HANDLED;
2387 static int vortex_rx(struct net_device *dev)
2389 struct vortex_private *vp = netdev_priv(dev);
2390 void __iomem *ioaddr = vp->ioaddr;
2391 int i;
2392 short rx_status;
2394 if (vortex_debug > 5)
2395 printk(KERN_DEBUG "vortex_rx(): status %4.4x, rx_status %4.4x.\n",
2396 ioread16(ioaddr+EL3_STATUS), ioread16(ioaddr+RxStatus));
2397 while ((rx_status = ioread16(ioaddr + RxStatus)) > 0) {
2398 if (rx_status & 0x4000) { /* Error, update stats. */
2399 unsigned char rx_error = ioread8(ioaddr + RxErrors);
2400 if (vortex_debug > 2)
2401 printk(KERN_DEBUG " Rx error: status %2.2x.\n", rx_error);
2402 vp->stats.rx_errors++;
2403 if (rx_error & 0x01) vp->stats.rx_over_errors++;
2404 if (rx_error & 0x02) vp->stats.rx_length_errors++;
2405 if (rx_error & 0x04) vp->stats.rx_frame_errors++;
2406 if (rx_error & 0x08) vp->stats.rx_crc_errors++;
2407 if (rx_error & 0x10) vp->stats.rx_length_errors++;
2408 } else {
2409 /* The packet length: up to 4.5K!. */
2410 int pkt_len = rx_status & 0x1fff;
2411 struct sk_buff *skb;
2413 skb = dev_alloc_skb(pkt_len + 5);
2414 if (vortex_debug > 4)
2415 printk(KERN_DEBUG "Receiving packet size %d status %4.4x.\n",
2416 pkt_len, rx_status);
2417 if (skb != NULL) {
2418 skb_reserve(skb, 2); /* Align IP on 16 byte boundaries */
2419 /* 'skb_put()' points to the start of sk_buff data area. */
2420 if (vp->bus_master &&
2421 ! (ioread16(ioaddr + Wn7_MasterStatus) & 0x8000)) {
2422 dma_addr_t dma = pci_map_single(VORTEX_PCI(vp), skb_put(skb, pkt_len),
2423 pkt_len, PCI_DMA_FROMDEVICE);
2424 iowrite32(dma, ioaddr + Wn7_MasterAddr);
2425 iowrite16((skb->len + 3) & ~3, ioaddr + Wn7_MasterLen);
2426 iowrite16(StartDMAUp, ioaddr + EL3_CMD);
2427 while (ioread16(ioaddr + Wn7_MasterStatus) & 0x8000)
2429 pci_unmap_single(VORTEX_PCI(vp), dma, pkt_len, PCI_DMA_FROMDEVICE);
2430 } else {
2431 ioread32_rep(ioaddr + RX_FIFO,
2432 skb_put(skb, pkt_len),
2433 (pkt_len + 3) >> 2);
2435 iowrite16(RxDiscard, ioaddr + EL3_CMD); /* Pop top Rx packet. */
2436 skb->protocol = eth_type_trans(skb, dev);
2437 netif_rx(skb);
2438 dev->last_rx = jiffies;
2439 vp->stats.rx_packets++;
2440 /* Wait a limited time to go to next packet. */
2441 for (i = 200; i >= 0; i--)
2442 if ( ! (ioread16(ioaddr + EL3_STATUS) & CmdInProgress))
2443 break;
2444 continue;
2445 } else if (vortex_debug > 0)
2446 printk(KERN_NOTICE "%s: No memory to allocate a sk_buff of "
2447 "size %d.\n", dev->name, pkt_len);
2448 vp->stats.rx_dropped++;
2450 issue_and_wait(dev, RxDiscard);
2453 return 0;
2456 static int
2457 boomerang_rx(struct net_device *dev)
2459 struct vortex_private *vp = netdev_priv(dev);
2460 int entry = vp->cur_rx % RX_RING_SIZE;
2461 void __iomem *ioaddr = vp->ioaddr;
2462 int rx_status;
2463 int rx_work_limit = vp->dirty_rx + RX_RING_SIZE - vp->cur_rx;
2465 if (vortex_debug > 5)
2466 printk(KERN_DEBUG "boomerang_rx(): status %4.4x\n", ioread16(ioaddr+EL3_STATUS));
2468 while ((rx_status = le32_to_cpu(vp->rx_ring[entry].status)) & RxDComplete){
2469 if (--rx_work_limit < 0)
2470 break;
2471 if (rx_status & RxDError) { /* Error, update stats. */
2472 unsigned char rx_error = rx_status >> 16;
2473 if (vortex_debug > 2)
2474 printk(KERN_DEBUG " Rx error: status %2.2x.\n", rx_error);
2475 vp->stats.rx_errors++;
2476 if (rx_error & 0x01) vp->stats.rx_over_errors++;
2477 if (rx_error & 0x02) vp->stats.rx_length_errors++;
2478 if (rx_error & 0x04) vp->stats.rx_frame_errors++;
2479 if (rx_error & 0x08) vp->stats.rx_crc_errors++;
2480 if (rx_error & 0x10) vp->stats.rx_length_errors++;
2481 } else {
2482 /* The packet length: up to 4.5K!. */
2483 int pkt_len = rx_status & 0x1fff;
2484 struct sk_buff *skb;
2485 dma_addr_t dma = le32_to_cpu(vp->rx_ring[entry].addr);
2487 if (vortex_debug > 4)
2488 printk(KERN_DEBUG "Receiving packet size %d status %4.4x.\n",
2489 pkt_len, rx_status);
2491 /* Check if the packet is long enough to just accept without
2492 copying to a properly sized skbuff. */
2493 if (pkt_len < rx_copybreak && (skb = dev_alloc_skb(pkt_len + 2)) != 0) {
2494 skb_reserve(skb, 2); /* Align IP on 16 byte boundaries */
2495 pci_dma_sync_single_for_cpu(VORTEX_PCI(vp), dma, PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
2496 /* 'skb_put()' points to the start of sk_buff data area. */
2497 memcpy(skb_put(skb, pkt_len),
2498 vp->rx_skbuff[entry]->data,
2499 pkt_len);
2500 pci_dma_sync_single_for_device(VORTEX_PCI(vp), dma, PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
2501 vp->rx_copy++;
2502 } else {
2503 /* Pass up the skbuff already on the Rx ring. */
2504 skb = vp->rx_skbuff[entry];
2505 vp->rx_skbuff[entry] = NULL;
2506 skb_put(skb, pkt_len);
2507 pci_unmap_single(VORTEX_PCI(vp), dma, PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
2508 vp->rx_nocopy++;
2510 skb->protocol = eth_type_trans(skb, dev);
2511 { /* Use hardware checksum info. */
2512 int csum_bits = rx_status & 0xee000000;
2513 if (csum_bits &&
2514 (csum_bits == (IPChksumValid | TCPChksumValid) ||
2515 csum_bits == (IPChksumValid | UDPChksumValid))) {
2516 skb->ip_summed = CHECKSUM_UNNECESSARY;
2517 vp->rx_csumhits++;
2520 netif_rx(skb);
2521 dev->last_rx = jiffies;
2522 vp->stats.rx_packets++;
2524 entry = (++vp->cur_rx) % RX_RING_SIZE;
2526 /* Refill the Rx ring buffers. */
2527 for (; vp->cur_rx - vp->dirty_rx > 0; vp->dirty_rx++) {
2528 struct sk_buff *skb;
2529 entry = vp->dirty_rx % RX_RING_SIZE;
2530 if (vp->rx_skbuff[entry] == NULL) {
2531 skb = dev_alloc_skb(PKT_BUF_SZ);
2532 if (skb == NULL) {
2533 static unsigned long last_jif;
2534 if (time_after(jiffies, last_jif + 10 * HZ)) {
2535 printk(KERN_WARNING "%s: memory shortage\n", dev->name);
2536 last_jif = jiffies;
2538 if ((vp->cur_rx - vp->dirty_rx) == RX_RING_SIZE)
2539 mod_timer(&vp->rx_oom_timer, RUN_AT(HZ * 1));
2540 break; /* Bad news! */
2542 skb->dev = dev; /* Mark as being used by this device. */
2543 skb_reserve(skb, 2); /* Align IP on 16 byte boundaries */
2544 vp->rx_ring[entry].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, PKT_BUF_SZ, PCI_DMA_FROMDEVICE));
2545 vp->rx_skbuff[entry] = skb;
2547 vp->rx_ring[entry].status = 0; /* Clear complete bit. */
2548 iowrite16(UpUnstall, ioaddr + EL3_CMD);
2550 return 0;
2554 * If we've hit a total OOM refilling the Rx ring we poll once a second
2555 * for some memory. Otherwise there is no way to restart the rx process.
2557 static void
2558 rx_oom_timer(unsigned long arg)
2560 struct net_device *dev = (struct net_device *)arg;
2561 struct vortex_private *vp = netdev_priv(dev);
2563 spin_lock_irq(&vp->lock);
2564 if ((vp->cur_rx - vp->dirty_rx) == RX_RING_SIZE) /* This test is redundant, but makes me feel good */
2565 boomerang_rx(dev);
2566 if (vortex_debug > 1) {
2567 printk(KERN_DEBUG "%s: rx_oom_timer %s\n", dev->name,
2568 ((vp->cur_rx - vp->dirty_rx) != RX_RING_SIZE) ? "succeeded" : "retrying");
2570 spin_unlock_irq(&vp->lock);
2573 static void
2574 vortex_down(struct net_device *dev, int final_down)
2576 struct vortex_private *vp = netdev_priv(dev);
2577 void __iomem *ioaddr = vp->ioaddr;
2579 netif_stop_queue (dev);
2581 del_timer_sync(&vp->rx_oom_timer);
2582 del_timer_sync(&vp->timer);
2584 /* Turn off statistics ASAP. We update vp->stats below. */
2585 iowrite16(StatsDisable, ioaddr + EL3_CMD);
2587 /* Disable the receiver and transmitter. */
2588 iowrite16(RxDisable, ioaddr + EL3_CMD);
2589 iowrite16(TxDisable, ioaddr + EL3_CMD);
2591 /* Disable receiving 802.1q tagged frames */
2592 set_8021q_mode(dev, 0);
2594 if (dev->if_port == XCVR_10base2)
2595 /* Turn off thinnet power. Green! */
2596 iowrite16(StopCoax, ioaddr + EL3_CMD);
2598 iowrite16(SetIntrEnb | 0x0000, ioaddr + EL3_CMD);
2600 update_stats(ioaddr, dev);
2601 if (vp->full_bus_master_rx)
2602 iowrite32(0, ioaddr + UpListPtr);
2603 if (vp->full_bus_master_tx)
2604 iowrite32(0, ioaddr + DownListPtr);
2606 if (final_down && VORTEX_PCI(vp)) {
2607 vp->pm_state_valid = 1;
2608 pci_save_state(VORTEX_PCI(vp));
2609 acpi_set_WOL(dev);
2613 static int
2614 vortex_close(struct net_device *dev)
2616 struct vortex_private *vp = netdev_priv(dev);
2617 void __iomem *ioaddr = vp->ioaddr;
2618 int i;
2620 if (netif_device_present(dev))
2621 vortex_down(dev, 1);
2623 if (vortex_debug > 1) {
2624 printk(KERN_DEBUG"%s: vortex_close() status %4.4x, Tx status %2.2x.\n",
2625 dev->name, ioread16(ioaddr + EL3_STATUS), ioread8(ioaddr + TxStatus));
2626 printk(KERN_DEBUG "%s: vortex close stats: rx_nocopy %d rx_copy %d"
2627 " tx_queued %d Rx pre-checksummed %d.\n",
2628 dev->name, vp->rx_nocopy, vp->rx_copy, vp->queued_packet, vp->rx_csumhits);
2631 #if DO_ZEROCOPY
2632 if (vp->rx_csumhits &&
2633 (vp->drv_flags & HAS_HWCKSM) == 0 &&
2634 (vp->card_idx >= MAX_UNITS || hw_checksums[vp->card_idx] == -1)) {
2635 printk(KERN_WARNING "%s supports hardware checksums, and we're "
2636 "not using them!\n", dev->name);
2638 #endif
2640 free_irq(dev->irq, dev);
2642 if (vp->full_bus_master_rx) { /* Free Boomerang bus master Rx buffers. */
2643 for (i = 0; i < RX_RING_SIZE; i++)
2644 if (vp->rx_skbuff[i]) {
2645 pci_unmap_single( VORTEX_PCI(vp), le32_to_cpu(vp->rx_ring[i].addr),
2646 PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
2647 dev_kfree_skb(vp->rx_skbuff[i]);
2648 vp->rx_skbuff[i] = NULL;
2651 if (vp->full_bus_master_tx) { /* Free Boomerang bus master Tx buffers. */
2652 for (i = 0; i < TX_RING_SIZE; i++) {
2653 if (vp->tx_skbuff[i]) {
2654 struct sk_buff *skb = vp->tx_skbuff[i];
2655 #if DO_ZEROCOPY
2656 int k;
2658 for (k=0; k<=skb_shinfo(skb)->nr_frags; k++)
2659 pci_unmap_single(VORTEX_PCI(vp),
2660 le32_to_cpu(vp->tx_ring[i].frag[k].addr),
2661 le32_to_cpu(vp->tx_ring[i].frag[k].length)&0xFFF,
2662 PCI_DMA_TODEVICE);
2663 #else
2664 pci_unmap_single(VORTEX_PCI(vp), le32_to_cpu(vp->tx_ring[i].addr), skb->len, PCI_DMA_TODEVICE);
2665 #endif
2666 dev_kfree_skb(skb);
2667 vp->tx_skbuff[i] = NULL;
2672 return 0;
2675 static void
2676 dump_tx_ring(struct net_device *dev)
2678 if (vortex_debug > 0) {
2679 struct vortex_private *vp = netdev_priv(dev);
2680 void __iomem *ioaddr = vp->ioaddr;
2682 if (vp->full_bus_master_tx) {
2683 int i;
2684 int stalled = ioread32(ioaddr + PktStatus) & 0x04; /* Possible racy. But it's only debug stuff */
2686 printk(KERN_ERR " Flags; bus-master %d, dirty %d(%d) current %d(%d)\n",
2687 vp->full_bus_master_tx,
2688 vp->dirty_tx, vp->dirty_tx % TX_RING_SIZE,
2689 vp->cur_tx, vp->cur_tx % TX_RING_SIZE);
2690 printk(KERN_ERR " Transmit list %8.8x vs. %p.\n",
2691 ioread32(ioaddr + DownListPtr),
2692 &vp->tx_ring[vp->dirty_tx % TX_RING_SIZE]);
2693 issue_and_wait(dev, DownStall);
2694 for (i = 0; i < TX_RING_SIZE; i++) {
2695 printk(KERN_ERR " %d: @%p length %8.8x status %8.8x\n", i,
2696 &vp->tx_ring[i],
2697 #if DO_ZEROCOPY
2698 le32_to_cpu(vp->tx_ring[i].frag[0].length),
2699 #else
2700 le32_to_cpu(vp->tx_ring[i].length),
2701 #endif
2702 le32_to_cpu(vp->tx_ring[i].status));
2704 if (!stalled)
2705 iowrite16(DownUnstall, ioaddr + EL3_CMD);
2710 static struct net_device_stats *vortex_get_stats(struct net_device *dev)
2712 struct vortex_private *vp = netdev_priv(dev);
2713 void __iomem *ioaddr = vp->ioaddr;
2714 unsigned long flags;
2716 if (netif_device_present(dev)) { /* AKPM: Used to be netif_running */
2717 spin_lock_irqsave (&vp->lock, flags);
2718 update_stats(ioaddr, dev);
2719 spin_unlock_irqrestore (&vp->lock, flags);
2721 return &vp->stats;
2724 /* Update statistics.
2725 Unlike with the EL3 we need not worry about interrupts changing
2726 the window setting from underneath us, but we must still guard
2727 against a race condition with a StatsUpdate interrupt updating the
2728 table. This is done by checking that the ASM (!) code generated uses
2729 atomic updates with '+='.
2731 static void update_stats(void __iomem *ioaddr, struct net_device *dev)
2733 struct vortex_private *vp = netdev_priv(dev);
2734 int old_window = ioread16(ioaddr + EL3_CMD);
2736 if (old_window == 0xffff) /* Chip suspended or ejected. */
2737 return;
2738 /* Unlike the 3c5x9 we need not turn off stats updates while reading. */
2739 /* Switch to the stats window, and read everything. */
2740 EL3WINDOW(6);
2741 vp->stats.tx_carrier_errors += ioread8(ioaddr + 0);
2742 vp->stats.tx_heartbeat_errors += ioread8(ioaddr + 1);
2743 vp->stats.tx_window_errors += ioread8(ioaddr + 4);
2744 vp->stats.rx_fifo_errors += ioread8(ioaddr + 5);
2745 vp->stats.tx_packets += ioread8(ioaddr + 6);
2746 vp->stats.tx_packets += (ioread8(ioaddr + 9)&0x30) << 4;
2747 /* Rx packets */ ioread8(ioaddr + 7); /* Must read to clear */
2748 /* Don't bother with register 9, an extension of registers 6&7.
2749 If we do use the 6&7 values the atomic update assumption above
2750 is invalid. */
2751 vp->stats.rx_bytes += ioread16(ioaddr + 10);
2752 vp->stats.tx_bytes += ioread16(ioaddr + 12);
2753 /* Extra stats for get_ethtool_stats() */
2754 vp->xstats.tx_multiple_collisions += ioread8(ioaddr + 2);
2755 vp->xstats.tx_single_collisions += ioread8(ioaddr + 3);
2756 vp->xstats.tx_deferred += ioread8(ioaddr + 8);
2757 EL3WINDOW(4);
2758 vp->xstats.rx_bad_ssd += ioread8(ioaddr + 12);
2760 vp->stats.collisions = vp->xstats.tx_multiple_collisions
2761 + vp->xstats.tx_single_collisions
2762 + vp->xstats.tx_max_collisions;
2765 u8 up = ioread8(ioaddr + 13);
2766 vp->stats.rx_bytes += (up & 0x0f) << 16;
2767 vp->stats.tx_bytes += (up & 0xf0) << 12;
2770 EL3WINDOW(old_window >> 13);
2771 return;
2774 static int vortex_nway_reset(struct net_device *dev)
2776 struct vortex_private *vp = netdev_priv(dev);
2777 void __iomem *ioaddr = vp->ioaddr;
2778 unsigned long flags;
2779 int rc;
2781 spin_lock_irqsave(&vp->lock, flags);
2782 EL3WINDOW(4);
2783 rc = mii_nway_restart(&vp->mii);
2784 spin_unlock_irqrestore(&vp->lock, flags);
2785 return rc;
2788 static int vortex_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2790 struct vortex_private *vp = netdev_priv(dev);
2791 void __iomem *ioaddr = vp->ioaddr;
2792 unsigned long flags;
2793 int rc;
2795 spin_lock_irqsave(&vp->lock, flags);
2796 EL3WINDOW(4);
2797 rc = mii_ethtool_gset(&vp->mii, cmd);
2798 spin_unlock_irqrestore(&vp->lock, flags);
2799 return rc;
2802 static int vortex_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2804 struct vortex_private *vp = netdev_priv(dev);
2805 void __iomem *ioaddr = vp->ioaddr;
2806 unsigned long flags;
2807 int rc;
2809 spin_lock_irqsave(&vp->lock, flags);
2810 EL3WINDOW(4);
2811 rc = mii_ethtool_sset(&vp->mii, cmd);
2812 spin_unlock_irqrestore(&vp->lock, flags);
2813 return rc;
2816 static u32 vortex_get_msglevel(struct net_device *dev)
2818 return vortex_debug;
2821 static void vortex_set_msglevel(struct net_device *dev, u32 dbg)
2823 vortex_debug = dbg;
2826 static int vortex_get_stats_count(struct net_device *dev)
2828 return VORTEX_NUM_STATS;
2831 static void vortex_get_ethtool_stats(struct net_device *dev,
2832 struct ethtool_stats *stats, u64 *data)
2834 struct vortex_private *vp = netdev_priv(dev);
2835 void __iomem *ioaddr = vp->ioaddr;
2836 unsigned long flags;
2838 spin_lock_irqsave(&vp->lock, flags);
2839 update_stats(ioaddr, dev);
2840 spin_unlock_irqrestore(&vp->lock, flags);
2842 data[0] = vp->xstats.tx_deferred;
2843 data[1] = vp->xstats.tx_max_collisions;
2844 data[2] = vp->xstats.tx_multiple_collisions;
2845 data[3] = vp->xstats.tx_single_collisions;
2846 data[4] = vp->xstats.rx_bad_ssd;
2850 static void vortex_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2852 switch (stringset) {
2853 case ETH_SS_STATS:
2854 memcpy(data, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
2855 break;
2856 default:
2857 WARN_ON(1);
2858 break;
2862 static void vortex_get_drvinfo(struct net_device *dev,
2863 struct ethtool_drvinfo *info)
2865 struct vortex_private *vp = netdev_priv(dev);
2867 strcpy(info->driver, DRV_NAME);
2868 if (VORTEX_PCI(vp)) {
2869 strcpy(info->bus_info, pci_name(VORTEX_PCI(vp)));
2870 } else {
2871 if (VORTEX_EISA(vp))
2872 sprintf(info->bus_info, vp->gendev->bus_id);
2873 else
2874 sprintf(info->bus_info, "EISA 0x%lx %d",
2875 dev->base_addr, dev->irq);
2879 static const struct ethtool_ops vortex_ethtool_ops = {
2880 .get_drvinfo = vortex_get_drvinfo,
2881 .get_strings = vortex_get_strings,
2882 .get_msglevel = vortex_get_msglevel,
2883 .set_msglevel = vortex_set_msglevel,
2884 .get_ethtool_stats = vortex_get_ethtool_stats,
2885 .get_stats_count = vortex_get_stats_count,
2886 .get_settings = vortex_get_settings,
2887 .set_settings = vortex_set_settings,
2888 .get_link = ethtool_op_get_link,
2889 .nway_reset = vortex_nway_reset,
2892 #ifdef CONFIG_PCI
2894 * Must power the device up to do MDIO operations
2896 static int vortex_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2898 int err;
2899 struct vortex_private *vp = netdev_priv(dev);
2900 void __iomem *ioaddr = vp->ioaddr;
2901 unsigned long flags;
2902 int state = 0;
2904 if(VORTEX_PCI(vp))
2905 state = VORTEX_PCI(vp)->current_state;
2907 /* The kernel core really should have pci_get_power_state() */
2909 if(state != 0)
2910 pci_set_power_state(VORTEX_PCI(vp), PCI_D0);
2911 spin_lock_irqsave(&vp->lock, flags);
2912 EL3WINDOW(4);
2913 err = generic_mii_ioctl(&vp->mii, if_mii(rq), cmd, NULL);
2914 spin_unlock_irqrestore(&vp->lock, flags);
2915 if(state != 0)
2916 pci_set_power_state(VORTEX_PCI(vp), state);
2918 return err;
2920 #endif
2923 /* Pre-Cyclone chips have no documented multicast filter, so the only
2924 multicast setting is to receive all multicast frames. At least
2925 the chip has a very clean way to set the mode, unlike many others. */
2926 static void set_rx_mode(struct net_device *dev)
2928 struct vortex_private *vp = netdev_priv(dev);
2929 void __iomem *ioaddr = vp->ioaddr;
2930 int new_mode;
2932 if (dev->flags & IFF_PROMISC) {
2933 if (vortex_debug > 3)
2934 printk(KERN_NOTICE "%s: Setting promiscuous mode.\n", dev->name);
2935 new_mode = SetRxFilter|RxStation|RxMulticast|RxBroadcast|RxProm;
2936 } else if ((dev->mc_list) || (dev->flags & IFF_ALLMULTI)) {
2937 new_mode = SetRxFilter|RxStation|RxMulticast|RxBroadcast;
2938 } else
2939 new_mode = SetRxFilter | RxStation | RxBroadcast;
2941 iowrite16(new_mode, ioaddr + EL3_CMD);
2944 #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
2945 /* Setup the card so that it can receive frames with an 802.1q VLAN tag.
2946 Note that this must be done after each RxReset due to some backwards
2947 compatibility logic in the Cyclone and Tornado ASICs */
2949 /* The Ethernet Type used for 802.1q tagged frames */
2950 #define VLAN_ETHER_TYPE 0x8100
2952 static void set_8021q_mode(struct net_device *dev, int enable)
2954 struct vortex_private *vp = netdev_priv(dev);
2955 void __iomem *ioaddr = vp->ioaddr;
2956 int old_window = ioread16(ioaddr + EL3_CMD);
2957 int mac_ctrl;
2959 if ((vp->drv_flags&IS_CYCLONE) || (vp->drv_flags&IS_TORNADO)) {
2960 /* cyclone and tornado chipsets can recognize 802.1q
2961 * tagged frames and treat them correctly */
2963 int max_pkt_size = dev->mtu+14; /* MTU+Ethernet header */
2964 if (enable)
2965 max_pkt_size += 4; /* 802.1Q VLAN tag */
2967 EL3WINDOW(3);
2968 iowrite16(max_pkt_size, ioaddr+Wn3_MaxPktSize);
2970 /* set VlanEtherType to let the hardware checksumming
2971 treat tagged frames correctly */
2972 EL3WINDOW(7);
2973 iowrite16(VLAN_ETHER_TYPE, ioaddr+Wn7_VlanEtherType);
2974 } else {
2975 /* on older cards we have to enable large frames */
2977 vp->large_frames = dev->mtu > 1500 || enable;
2979 EL3WINDOW(3);
2980 mac_ctrl = ioread16(ioaddr+Wn3_MAC_Ctrl);
2981 if (vp->large_frames)
2982 mac_ctrl |= 0x40;
2983 else
2984 mac_ctrl &= ~0x40;
2985 iowrite16(mac_ctrl, ioaddr+Wn3_MAC_Ctrl);
2988 EL3WINDOW(old_window);
2990 #else
2992 static void set_8021q_mode(struct net_device *dev, int enable)
2997 #endif
2999 /* MII transceiver control section.
3000 Read and write the MII registers using software-generated serial
3001 MDIO protocol. See the MII specifications or DP83840A data sheet
3002 for details. */
3004 /* The maximum data clock rate is 2.5 Mhz. The minimum timing is usually
3005 met by back-to-back PCI I/O cycles, but we insert a delay to avoid
3006 "overclocking" issues. */
3007 #define mdio_delay() ioread32(mdio_addr)
3009 #define MDIO_SHIFT_CLK 0x01
3010 #define MDIO_DIR_WRITE 0x04
3011 #define MDIO_DATA_WRITE0 (0x00 | MDIO_DIR_WRITE)
3012 #define MDIO_DATA_WRITE1 (0x02 | MDIO_DIR_WRITE)
3013 #define MDIO_DATA_READ 0x02
3014 #define MDIO_ENB_IN 0x00
3016 /* Generate the preamble required for initial synchronization and
3017 a few older transceivers. */
3018 static void mdio_sync(void __iomem *ioaddr, int bits)
3020 void __iomem *mdio_addr = ioaddr + Wn4_PhysicalMgmt;
3022 /* Establish sync by sending at least 32 logic ones. */
3023 while (-- bits >= 0) {
3024 iowrite16(MDIO_DATA_WRITE1, mdio_addr);
3025 mdio_delay();
3026 iowrite16(MDIO_DATA_WRITE1 | MDIO_SHIFT_CLK, mdio_addr);
3027 mdio_delay();
3031 static int mdio_read(struct net_device *dev, int phy_id, int location)
3033 int i;
3034 struct vortex_private *vp = netdev_priv(dev);
3035 void __iomem *ioaddr = vp->ioaddr;
3036 int read_cmd = (0xf6 << 10) | (phy_id << 5) | location;
3037 unsigned int retval = 0;
3038 void __iomem *mdio_addr = ioaddr + Wn4_PhysicalMgmt;
3040 if (mii_preamble_required)
3041 mdio_sync(ioaddr, 32);
3043 /* Shift the read command bits out. */
3044 for (i = 14; i >= 0; i--) {
3045 int dataval = (read_cmd&(1<<i)) ? MDIO_DATA_WRITE1 : MDIO_DATA_WRITE0;
3046 iowrite16(dataval, mdio_addr);
3047 mdio_delay();
3048 iowrite16(dataval | MDIO_SHIFT_CLK, mdio_addr);
3049 mdio_delay();
3051 /* Read the two transition, 16 data, and wire-idle bits. */
3052 for (i = 19; i > 0; i--) {
3053 iowrite16(MDIO_ENB_IN, mdio_addr);
3054 mdio_delay();
3055 retval = (retval << 1) | ((ioread16(mdio_addr) & MDIO_DATA_READ) ? 1 : 0);
3056 iowrite16(MDIO_ENB_IN | MDIO_SHIFT_CLK, mdio_addr);
3057 mdio_delay();
3059 return retval & 0x20000 ? 0xffff : retval>>1 & 0xffff;
3062 static void mdio_write(struct net_device *dev, int phy_id, int location, int value)
3064 struct vortex_private *vp = netdev_priv(dev);
3065 void __iomem *ioaddr = vp->ioaddr;
3066 int write_cmd = 0x50020000 | (phy_id << 23) | (location << 18) | value;
3067 void __iomem *mdio_addr = ioaddr + Wn4_PhysicalMgmt;
3068 int i;
3070 if (mii_preamble_required)
3071 mdio_sync(ioaddr, 32);
3073 /* Shift the command bits out. */
3074 for (i = 31; i >= 0; i--) {
3075 int dataval = (write_cmd&(1<<i)) ? MDIO_DATA_WRITE1 : MDIO_DATA_WRITE0;
3076 iowrite16(dataval, mdio_addr);
3077 mdio_delay();
3078 iowrite16(dataval | MDIO_SHIFT_CLK, mdio_addr);
3079 mdio_delay();
3081 /* Leave the interface idle. */
3082 for (i = 1; i >= 0; i--) {
3083 iowrite16(MDIO_ENB_IN, mdio_addr);
3084 mdio_delay();
3085 iowrite16(MDIO_ENB_IN | MDIO_SHIFT_CLK, mdio_addr);
3086 mdio_delay();
3088 return;
3091 /* ACPI: Advanced Configuration and Power Interface. */
3092 /* Set Wake-On-LAN mode and put the board into D3 (power-down) state. */
3093 static void acpi_set_WOL(struct net_device *dev)
3095 struct vortex_private *vp = netdev_priv(dev);
3096 void __iomem *ioaddr = vp->ioaddr;
3098 if (vp->enable_wol) {
3099 /* Power up on: 1==Downloaded Filter, 2==Magic Packets, 4==Link Status. */
3100 EL3WINDOW(7);
3101 iowrite16(2, ioaddr + 0x0c);
3102 /* The RxFilter must accept the WOL frames. */
3103 iowrite16(SetRxFilter|RxStation|RxMulticast|RxBroadcast, ioaddr + EL3_CMD);
3104 iowrite16(RxEnable, ioaddr + EL3_CMD);
3106 pci_enable_wake(VORTEX_PCI(vp), 0, 1);
3108 /* Change the power state to D3; RxEnable doesn't take effect. */
3109 pci_set_power_state(VORTEX_PCI(vp), PCI_D3hot);
3114 static void __devexit vortex_remove_one(struct pci_dev *pdev)
3116 struct net_device *dev = pci_get_drvdata(pdev);
3117 struct vortex_private *vp;
3119 if (!dev) {
3120 printk("vortex_remove_one called for Compaq device!\n");
3121 BUG();
3124 vp = netdev_priv(dev);
3126 if (vp->cb_fn_base)
3127 pci_iounmap(VORTEX_PCI(vp), vp->cb_fn_base);
3129 unregister_netdev(dev);
3131 if (VORTEX_PCI(vp)) {
3132 pci_set_power_state(VORTEX_PCI(vp), PCI_D0); /* Go active */
3133 if (vp->pm_state_valid)
3134 pci_restore_state(VORTEX_PCI(vp));
3135 pci_disable_device(VORTEX_PCI(vp));
3137 /* Should really use issue_and_wait() here */
3138 iowrite16(TotalReset | ((vp->drv_flags & EEPROM_RESET) ? 0x04 : 0x14),
3139 vp->ioaddr + EL3_CMD);
3141 pci_iounmap(VORTEX_PCI(vp), vp->ioaddr);
3143 pci_free_consistent(pdev,
3144 sizeof(struct boom_rx_desc) * RX_RING_SIZE
3145 + sizeof(struct boom_tx_desc) * TX_RING_SIZE,
3146 vp->rx_ring,
3147 vp->rx_ring_dma);
3148 if (vp->must_free_region)
3149 release_region(dev->base_addr, vp->io_size);
3150 free_netdev(dev);
3154 static struct pci_driver vortex_driver = {
3155 .name = "3c59x",
3156 .probe = vortex_init_one,
3157 .remove = __devexit_p(vortex_remove_one),
3158 .id_table = vortex_pci_tbl,
3159 #ifdef CONFIG_PM
3160 .suspend = vortex_suspend,
3161 .resume = vortex_resume,
3162 #endif
3166 static int vortex_have_pci;
3167 static int vortex_have_eisa;
3170 static int __init vortex_init(void)
3172 int pci_rc, eisa_rc;
3174 pci_rc = pci_register_driver(&vortex_driver);
3175 eisa_rc = vortex_eisa_init();
3177 if (pci_rc == 0)
3178 vortex_have_pci = 1;
3179 if (eisa_rc > 0)
3180 vortex_have_eisa = 1;
3182 return (vortex_have_pci + vortex_have_eisa) ? 0 : -ENODEV;
3186 static void __exit vortex_eisa_cleanup(void)
3188 struct vortex_private *vp;
3189 void __iomem *ioaddr;
3191 #ifdef CONFIG_EISA
3192 /* Take care of the EISA devices */
3193 eisa_driver_unregister(&vortex_eisa_driver);
3194 #endif
3196 if (compaq_net_device) {
3197 vp = compaq_net_device->priv;
3198 ioaddr = ioport_map(compaq_net_device->base_addr,
3199 VORTEX_TOTAL_SIZE);
3201 unregister_netdev(compaq_net_device);
3202 iowrite16(TotalReset, ioaddr + EL3_CMD);
3203 release_region(compaq_net_device->base_addr,
3204 VORTEX_TOTAL_SIZE);
3206 free_netdev(compaq_net_device);
3211 static void __exit vortex_cleanup(void)
3213 if (vortex_have_pci)
3214 pci_unregister_driver(&vortex_driver);
3215 if (vortex_have_eisa)
3216 vortex_eisa_cleanup();
3220 module_init(vortex_init);
3221 module_exit(vortex_cleanup);