IB/ipath: Lock and always use shadow copies of GPIO register
[linux-2.6/btrfs-unstable.git] / drivers / infiniband / hw / ipath / ipath_kernel.h
blobbd1088a9989152f2731bf5a2ccc55c69d3185e85
1 #ifndef _IPATH_KERNEL_H
2 #define _IPATH_KERNEL_H
3 /*
4 * Copyright (c) 2006 QLogic, Inc. All rights reserved.
5 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
37 * This header file is the base header file for infinipath kernel code
38 * ipath_user.h serves a similar purpose for user code.
41 #include <linux/interrupt.h>
42 #include <linux/pci.h>
43 #include <linux/dma-mapping.h>
44 #include <asm/io.h>
46 #include "ipath_common.h"
47 #include "ipath_debug.h"
48 #include "ipath_registers.h"
50 /* only s/w major version of InfiniPath we can handle */
51 #define IPATH_CHIP_VERS_MAJ 2U
53 /* don't care about this except printing */
54 #define IPATH_CHIP_VERS_MIN 0U
56 /* temporary, maybe always */
57 extern struct infinipath_stats ipath_stats;
59 #define IPATH_CHIP_SWVERSION IPATH_CHIP_VERS_MAJ
61 struct ipath_portdata {
62 void **port_rcvegrbuf;
63 dma_addr_t *port_rcvegrbuf_phys;
64 /* rcvhdrq base, needs mmap before useful */
65 void *port_rcvhdrq;
66 /* kernel virtual address where hdrqtail is updated */
67 void *port_rcvhdrtail_kvaddr;
69 * temp buffer for expected send setup, allocated at open, instead
70 * of each setup call
72 void *port_tid_pg_list;
73 /* when waiting for rcv or pioavail */
74 wait_queue_head_t port_wait;
76 * rcvegr bufs base, physical, must fit
77 * in 44 bits so 32 bit programs mmap64 44 bit works)
79 dma_addr_t port_rcvegr_phys;
80 /* mmap of hdrq, must fit in 44 bits */
81 dma_addr_t port_rcvhdrq_phys;
82 dma_addr_t port_rcvhdrqtailaddr_phys;
84 * number of opens (including slave subports) on this instance
85 * (ignoring forks, dup, etc. for now)
87 int port_cnt;
89 * how much space to leave at start of eager TID entries for
90 * protocol use, on each TID
92 /* instead of calculating it */
93 unsigned port_port;
94 /* non-zero if port is being shared. */
95 u16 port_subport_cnt;
96 /* non-zero if port is being shared. */
97 u16 port_subport_id;
98 /* chip offset of PIO buffers for this port */
99 u32 port_piobufs;
100 /* how many alloc_pages() chunks in port_rcvegrbuf_pages */
101 u32 port_rcvegrbuf_chunks;
102 /* how many egrbufs per chunk */
103 u32 port_rcvegrbufs_perchunk;
104 /* order for port_rcvegrbuf_pages */
105 size_t port_rcvegrbuf_size;
106 /* rcvhdrq size (for freeing) */
107 size_t port_rcvhdrq_size;
108 /* next expected TID to check when looking for free */
109 u32 port_tidcursor;
110 /* next expected TID to check */
111 unsigned long port_flag;
112 /* WAIT_RCV that timed out, no interrupt */
113 u32 port_rcvwait_to;
114 /* WAIT_PIO that timed out, no interrupt */
115 u32 port_piowait_to;
116 /* WAIT_RCV already happened, no wait */
117 u32 port_rcvnowait;
118 /* WAIT_PIO already happened, no wait */
119 u32 port_pionowait;
120 /* total number of rcvhdrqfull errors */
121 u32 port_hdrqfull;
122 /* pid of process using this port */
123 pid_t port_pid;
124 /* same size as task_struct .comm[] */
125 char port_comm[16];
126 /* pkeys set by this use of this port */
127 u16 port_pkeys[4];
128 /* so file ops can get at unit */
129 struct ipath_devdata *port_dd;
130 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
131 void *subport_uregbase;
132 /* An array of pages for the eager receive buffers * N */
133 void *subport_rcvegrbuf;
134 /* An array of pages for the eager header queue entries * N */
135 void *subport_rcvhdr_base;
136 /* The version of the library which opened this port */
137 u32 userversion;
138 /* Bitmask of active slaves */
139 u32 active_slaves;
142 struct sk_buff;
145 * control information for layered drivers
147 struct _ipath_layer {
148 void *l_arg;
151 struct ipath_skbinfo {
152 struct sk_buff *skb;
153 dma_addr_t phys;
156 struct ipath_devdata {
157 struct list_head ipath_list;
159 struct ipath_kregs const *ipath_kregs;
160 struct ipath_cregs const *ipath_cregs;
162 /* mem-mapped pointer to base of chip regs */
163 u64 __iomem *ipath_kregbase;
164 /* end of mem-mapped chip space; range checking */
165 u64 __iomem *ipath_kregend;
166 /* physical address of chip for io_remap, etc. */
167 unsigned long ipath_physaddr;
168 /* base of memory alloced for ipath_kregbase, for free */
169 u64 *ipath_kregalloc;
171 * virtual address where port0 rcvhdrqtail updated for this unit.
172 * only written to by the chip, not the driver.
174 volatile __le64 *ipath_hdrqtailptr;
175 /* ipath_cfgports pointers */
176 struct ipath_portdata **ipath_pd;
177 /* sk_buffs used by port 0 eager receive queue */
178 struct ipath_skbinfo *ipath_port0_skbinfo;
179 /* kvirt address of 1st 2k pio buffer */
180 void __iomem *ipath_pio2kbase;
181 /* kvirt address of 1st 4k pio buffer */
182 void __iomem *ipath_pio4kbase;
184 * points to area where PIOavail registers will be DMA'ed.
185 * Has to be on a page of it's own, because the page will be
186 * mapped into user program space. This copy is *ONLY* ever
187 * written by DMA, not by the driver! Need a copy per device
188 * when we get to multiple devices
190 volatile __le64 *ipath_pioavailregs_dma;
191 /* physical address where updates occur */
192 dma_addr_t ipath_pioavailregs_phys;
193 struct _ipath_layer ipath_layer;
194 /* setup intr */
195 int (*ipath_f_intrsetup)(struct ipath_devdata *);
196 /* setup on-chip bus config */
197 int (*ipath_f_bus)(struct ipath_devdata *, struct pci_dev *);
198 /* hard reset chip */
199 int (*ipath_f_reset)(struct ipath_devdata *);
200 int (*ipath_f_get_boardname)(struct ipath_devdata *, char *,
201 size_t);
202 void (*ipath_f_init_hwerrors)(struct ipath_devdata *);
203 void (*ipath_f_handle_hwerrors)(struct ipath_devdata *, char *,
204 size_t);
205 void (*ipath_f_quiet_serdes)(struct ipath_devdata *);
206 int (*ipath_f_bringup_serdes)(struct ipath_devdata *);
207 int (*ipath_f_early_init)(struct ipath_devdata *);
208 void (*ipath_f_clear_tids)(struct ipath_devdata *, unsigned);
209 void (*ipath_f_put_tid)(struct ipath_devdata *, u64 __iomem*,
210 u32, unsigned long);
211 void (*ipath_f_tidtemplate)(struct ipath_devdata *);
212 void (*ipath_f_cleanup)(struct ipath_devdata *);
213 void (*ipath_f_setextled)(struct ipath_devdata *, u64, u64);
214 /* fill out chip-specific fields */
215 int (*ipath_f_get_base_info)(struct ipath_portdata *, void *);
216 /* free irq */
217 void (*ipath_f_free_irq)(struct ipath_devdata *);
218 struct ipath_ibdev *verbs_dev;
219 struct timer_list verbs_timer;
220 /* total dwords sent (summed from counter) */
221 u64 ipath_sword;
222 /* total dwords rcvd (summed from counter) */
223 u64 ipath_rword;
224 /* total packets sent (summed from counter) */
225 u64 ipath_spkts;
226 /* total packets rcvd (summed from counter) */
227 u64 ipath_rpkts;
228 /* ipath_statusp initially points to this. */
229 u64 _ipath_status;
230 /* GUID for this interface, in network order */
231 __be64 ipath_guid;
233 * aggregrate of error bits reported since last cleared, for
234 * limiting of error reporting
236 ipath_err_t ipath_lasterror;
238 * aggregrate of error bits reported since last cleared, for
239 * limiting of hwerror reporting
241 ipath_err_t ipath_lasthwerror;
243 * errors masked because they occur too fast, also includes errors
244 * that are always ignored (ipath_ignorederrs)
246 ipath_err_t ipath_maskederrs;
247 /* time in jiffies at which to re-enable maskederrs */
248 unsigned long ipath_unmasktime;
250 * errors always ignored (masked), at least for a given
251 * chip/device, because they are wrong or not useful
253 ipath_err_t ipath_ignorederrs;
254 /* count of egrfull errors, combined for all ports */
255 u64 ipath_last_tidfull;
256 /* for ipath_qcheck() */
257 u64 ipath_lastport0rcv_cnt;
258 /* template for writing TIDs */
259 u64 ipath_tidtemplate;
260 /* value to write to free TIDs */
261 u64 ipath_tidinvalid;
262 /* IBA6120 rcv interrupt setup */
263 u64 ipath_rhdrhead_intr_off;
265 /* size of memory at ipath_kregbase */
266 u32 ipath_kregsize;
267 /* number of registers used for pioavail */
268 u32 ipath_pioavregs;
269 /* IPATH_POLL, etc. */
270 u32 ipath_flags;
271 /* ipath_flags driver is waiting for */
272 u32 ipath_state_wanted;
273 /* last buffer for user use, first buf for kernel use is this
274 * index. */
275 u32 ipath_lastport_piobuf;
276 /* is a stats timer active */
277 u32 ipath_stats_timer_active;
278 /* dwords sent read from counter */
279 u32 ipath_lastsword;
280 /* dwords received read from counter */
281 u32 ipath_lastrword;
282 /* sent packets read from counter */
283 u32 ipath_lastspkts;
284 /* received packets read from counter */
285 u32 ipath_lastrpkts;
286 /* pio bufs allocated per port */
287 u32 ipath_pbufsport;
289 * number of ports configured as max; zero is set to number chip
290 * supports, less gives more pio bufs/port, etc.
292 u32 ipath_cfgports;
293 /* port0 rcvhdrq head offset */
294 u32 ipath_port0head;
295 /* count of port 0 hdrqfull errors */
296 u32 ipath_p0_hdrqfull;
299 * (*cfgports) used to suppress multiple instances of same
300 * port staying stuck at same point
302 u32 *ipath_lastrcvhdrqtails;
304 * (*cfgports) used to suppress multiple instances of same
305 * port staying stuck at same point
307 u32 *ipath_lastegrheads;
309 * index of last piobuffer we used. Speeds up searching, by
310 * starting at this point. Doesn't matter if multiple cpu's use and
311 * update, last updater is only write that matters. Whenever it
312 * wraps, we update shadow copies. Need a copy per device when we
313 * get to multiple devices
315 u32 ipath_lastpioindex;
316 /* max length of freezemsg */
317 u32 ipath_freezelen;
319 * consecutive times we wanted a PIO buffer but were unable to
320 * get one
322 u32 ipath_consec_nopiobuf;
324 * hint that we should update ipath_pioavailshadow before
325 * looking for a PIO buffer
327 u32 ipath_upd_pio_shadow;
328 /* so we can rewrite it after a chip reset */
329 u32 ipath_pcibar0;
330 /* so we can rewrite it after a chip reset */
331 u32 ipath_pcibar1;
333 /* interrupt number */
334 int ipath_irq;
335 /* HT/PCI Vendor ID (here for NodeInfo) */
336 u16 ipath_vendorid;
337 /* HT/PCI Device ID (here for NodeInfo) */
338 u16 ipath_deviceid;
339 /* offset in HT config space of slave/primary interface block */
340 u8 ipath_ht_slave_off;
341 /* for write combining settings */
342 unsigned long ipath_wc_cookie;
343 unsigned long ipath_wc_base;
344 unsigned long ipath_wc_len;
345 /* ref count for each pkey */
346 atomic_t ipath_pkeyrefs[4];
347 /* shadow copy of all exptids physaddr; used only by funcsim */
348 u64 *ipath_tidsimshadow;
349 /* shadow copy of struct page *'s for exp tid pages */
350 struct page **ipath_pageshadow;
351 /* shadow copy of dma handles for exp tid pages */
352 dma_addr_t *ipath_physshadow;
353 /* lock to workaround chip bug 9437 */
354 spinlock_t ipath_tid_lock;
357 * IPATH_STATUS_*,
358 * this address is mapped readonly into user processes so they can
359 * get status cheaply, whenever they want.
361 u64 *ipath_statusp;
362 /* freeze msg if hw error put chip in freeze */
363 char *ipath_freezemsg;
364 /* pci access data structure */
365 struct pci_dev *pcidev;
366 struct cdev *user_cdev;
367 struct cdev *diag_cdev;
368 struct class_device *user_class_dev;
369 struct class_device *diag_class_dev;
370 /* timer used to prevent stats overflow, error throttling, etc. */
371 struct timer_list ipath_stats_timer;
372 /* check for stale messages in rcv queue */
373 /* only allow one intr at a time. */
374 unsigned long ipath_rcv_pending;
375 void *ipath_dummy_hdrq; /* used after port close */
376 dma_addr_t ipath_dummy_hdrq_phys;
379 * Shadow copies of registers; size indicates read access size.
380 * Most of them are readonly, but some are write-only register,
381 * where we manipulate the bits in the shadow copy, and then write
382 * the shadow copy to infinipath.
384 * We deliberately make most of these 32 bits, since they have
385 * restricted range. For any that we read, we won't to generate 32
386 * bit accesses, since Opteron will generate 2 separate 32 bit HT
387 * transactions for a 64 bit read, and we want to avoid unnecessary
388 * HT transactions.
391 /* This is the 64 bit group */
394 * shadow of pioavail, check to be sure it's large enough at
395 * init time.
397 unsigned long ipath_pioavailshadow[8];
398 /* shadow of kr_gpio_out, for rmw ops */
399 u64 ipath_gpio_out;
400 /* shadow the gpio mask register */
401 u64 ipath_gpio_mask;
402 /* shadow the gpio output enable, etc... */
403 u64 ipath_extctrl;
404 /* kr_revision shadow */
405 u64 ipath_revision;
407 * shadow of ibcctrl, for interrupt handling of link changes,
408 * etc.
410 u64 ipath_ibcctrl;
412 * last ibcstatus, to suppress "duplicate" status change messages,
413 * mostly from 2 to 3
415 u64 ipath_lastibcstat;
416 /* hwerrmask shadow */
417 ipath_err_t ipath_hwerrmask;
418 /* interrupt config reg shadow */
419 u64 ipath_intconfig;
420 /* kr_sendpiobufbase value */
421 u64 ipath_piobufbase;
423 /* these are the "32 bit" regs */
426 * number of GUIDs in the flash for this interface; may need some
427 * rethinking for setting on other ifaces
429 u32 ipath_nguid;
431 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
432 * all expect bit fields to be "unsigned long"
434 /* shadow kr_rcvctrl */
435 unsigned long ipath_rcvctrl;
436 /* shadow kr_sendctrl */
437 unsigned long ipath_sendctrl;
438 /* ports waiting for PIOavail intr */
439 unsigned long ipath_portpiowait;
440 unsigned long ipath_lastcancel; /* to not count armlaunch after cancel */
442 /* value we put in kr_rcvhdrcnt */
443 u32 ipath_rcvhdrcnt;
444 /* value we put in kr_rcvhdrsize */
445 u32 ipath_rcvhdrsize;
446 /* value we put in kr_rcvhdrentsize */
447 u32 ipath_rcvhdrentsize;
448 /* offset of last entry in rcvhdrq */
449 u32 ipath_hdrqlast;
450 /* kr_portcnt value */
451 u32 ipath_portcnt;
452 /* kr_pagealign value */
453 u32 ipath_palign;
454 /* number of "2KB" PIO buffers */
455 u32 ipath_piobcnt2k;
456 /* size in bytes of "2KB" PIO buffers */
457 u32 ipath_piosize2k;
458 /* number of "4KB" PIO buffers */
459 u32 ipath_piobcnt4k;
460 /* size in bytes of "4KB" PIO buffers */
461 u32 ipath_piosize4k;
462 /* kr_rcvegrbase value */
463 u32 ipath_rcvegrbase;
464 /* kr_rcvegrcnt value */
465 u32 ipath_rcvegrcnt;
466 /* kr_rcvtidbase value */
467 u32 ipath_rcvtidbase;
468 /* kr_rcvtidcnt value */
469 u32 ipath_rcvtidcnt;
470 /* kr_sendregbase */
471 u32 ipath_sregbase;
472 /* kr_userregbase */
473 u32 ipath_uregbase;
474 /* kr_counterregbase */
475 u32 ipath_cregbase;
476 /* shadow the control register contents */
477 u32 ipath_control;
478 /* PCI revision register (HTC rev on FPGA) */
479 u32 ipath_pcirev;
481 /* chip address space used by 4k pio buffers */
482 u32 ipath_4kalign;
483 /* The MTU programmed for this unit */
484 u32 ipath_ibmtu;
486 * The max size IB packet, included IB headers that we can send.
487 * Starts same as ipath_piosize, but is affected when ibmtu is
488 * changed, or by size of eager buffers
490 u32 ipath_ibmaxlen;
492 * ibmaxlen at init time, limited by chip and by receive buffer
493 * size. Not changed after init.
495 u32 ipath_init_ibmaxlen;
496 /* size of each rcvegrbuffer */
497 u32 ipath_rcvegrbufsize;
498 /* width (2,4,8,16,32) from HT config reg */
499 u32 ipath_htwidth;
500 /* HT speed (200,400,800,1000) from HT config */
501 u32 ipath_htspeed;
503 * number of sequential ibcstatus change for polling active/quiet
504 * (i.e., link not coming up).
506 u32 ipath_ibpollcnt;
507 /* low and high portions of MSI capability/vector */
508 u32 ipath_msi_lo;
509 /* saved after PCIe init for restore after reset */
510 u32 ipath_msi_hi;
511 /* MSI data (vector) saved for restore */
512 u16 ipath_msi_data;
513 /* MLID programmed for this instance */
514 u16 ipath_mlid;
515 /* LID programmed for this instance */
516 u16 ipath_lid;
517 /* list of pkeys programmed; 0 if not set */
518 u16 ipath_pkeys[4];
520 * ASCII serial number, from flash, large enough for original
521 * all digit strings, and longer QLogic serial number format
523 u8 ipath_serial[16];
524 /* human readable board version */
525 u8 ipath_boardversion[80];
526 /* chip major rev, from ipath_revision */
527 u8 ipath_majrev;
528 /* chip minor rev, from ipath_revision */
529 u8 ipath_minrev;
530 /* board rev, from ipath_revision */
531 u8 ipath_boardrev;
532 /* unit # of this chip, if present */
533 int ipath_unit;
534 /* saved for restore after reset */
535 u8 ipath_pci_cacheline;
536 /* LID mask control */
537 u8 ipath_lmc;
538 /* Rx Polarity inversion (compensate for ~tx on partner) */
539 u8 ipath_rx_pol_inv;
541 /* local link integrity counter */
542 u32 ipath_lli_counter;
543 /* local link integrity errors */
544 u32 ipath_lli_errors;
546 * Above counts only cases where _successive_ LocalLinkIntegrity
547 * errors were seen in the receive headers of kern-packets.
548 * Below are the three (monotonically increasing) counters
549 * maintained via GPIO interrupts on iba6120-rev2.
551 u32 ipath_rxfc_unsupvl_errs;
552 u32 ipath_overrun_thresh_errs;
553 u32 ipath_lli_errs;
556 * Not all devices managed by a driver instance are the same
557 * type, so these fields must be per-device.
559 u64 ipath_i_bitsextant;
560 ipath_err_t ipath_e_bitsextant;
561 ipath_err_t ipath_hwe_bitsextant;
564 * Below should be computable from number of ports,
565 * since they are never modified.
567 u32 ipath_i_rcvavail_mask;
568 u32 ipath_i_rcvurg_mask;
571 * Register bits for selecting i2c direction and values, used for
572 * I2C serial flash.
574 u16 ipath_gpio_sda_num;
575 u16 ipath_gpio_scl_num;
576 u64 ipath_gpio_sda;
577 u64 ipath_gpio_scl;
579 /* lock for doing RMW of shadows/regs for ExtCtrl and GPIO */
580 spinlock_t ipath_gpio_lock;
582 /* used to override LED behavior */
583 u8 ipath_led_override; /* Substituted for normal value, if non-zero */
584 u16 ipath_led_override_timeoff; /* delta to next timer event */
585 u8 ipath_led_override_vals[2]; /* Alternates per blink-frame */
586 u8 ipath_led_override_phase; /* Just counts, LSB picks from vals[] */
587 atomic_t ipath_led_override_timer_active;
588 /* Used to flash LEDs in override mode */
589 struct timer_list ipath_led_override_timer;
593 /* Private data for file operations */
594 struct ipath_filedata {
595 struct ipath_portdata *pd;
596 unsigned subport;
597 unsigned tidcursor;
599 extern struct list_head ipath_dev_list;
600 extern spinlock_t ipath_devs_lock;
601 extern struct ipath_devdata *ipath_lookup(int unit);
603 int ipath_init_chip(struct ipath_devdata *, int);
604 int ipath_enable_wc(struct ipath_devdata *dd);
605 void ipath_disable_wc(struct ipath_devdata *dd);
606 int ipath_count_units(int *npresentp, int *nupp, u32 *maxportsp);
607 void ipath_shutdown_device(struct ipath_devdata *);
609 struct file_operations;
610 int ipath_cdev_init(int minor, char *name, const struct file_operations *fops,
611 struct cdev **cdevp, struct class_device **class_devp);
612 void ipath_cdev_cleanup(struct cdev **cdevp,
613 struct class_device **class_devp);
615 int ipath_diag_add(struct ipath_devdata *);
616 void ipath_diag_remove(struct ipath_devdata *);
618 extern wait_queue_head_t ipath_state_wait;
620 int ipath_user_add(struct ipath_devdata *dd);
621 void ipath_user_remove(struct ipath_devdata *dd);
623 struct sk_buff *ipath_alloc_skb(struct ipath_devdata *dd, gfp_t);
625 extern int ipath_diag_inuse;
627 irqreturn_t ipath_intr(int irq, void *devid);
628 int ipath_decode_err(char *buf, size_t blen, ipath_err_t err);
629 #if __IPATH_INFO || __IPATH_DBG
630 extern const char *ipath_ibcstatus_str[];
631 #endif
633 /* clean up any per-chip chip-specific stuff */
634 void ipath_chip_cleanup(struct ipath_devdata *);
635 /* clean up any chip type-specific stuff */
636 void ipath_chip_done(void);
638 /* check to see if we have to force ordering for write combining */
639 int ipath_unordered_wc(void);
641 void ipath_disarm_piobufs(struct ipath_devdata *, unsigned first,
642 unsigned cnt);
644 int ipath_create_rcvhdrq(struct ipath_devdata *, struct ipath_portdata *);
645 void ipath_free_pddata(struct ipath_devdata *, struct ipath_portdata *);
647 int ipath_parse_ushort(const char *str, unsigned short *valp);
649 void ipath_kreceive(struct ipath_devdata *);
650 int ipath_setrcvhdrsize(struct ipath_devdata *, unsigned);
651 int ipath_reset_device(int);
652 void ipath_get_faststats(unsigned long);
653 int ipath_set_linkstate(struct ipath_devdata *, u8);
654 int ipath_set_mtu(struct ipath_devdata *, u16);
655 int ipath_set_lid(struct ipath_devdata *, u32, u8);
656 int ipath_set_rx_pol_inv(struct ipath_devdata *dd, u8 new_pol_inv);
658 /* for use in system calls, where we want to know device type, etc. */
659 #define port_fp(fp) ((struct ipath_filedata *)(fp)->private_data)->pd
660 #define subport_fp(fp) \
661 ((struct ipath_filedata *)(fp)->private_data)->subport
662 #define tidcursor_fp(fp) \
663 ((struct ipath_filedata *)(fp)->private_data)->tidcursor
666 * values for ipath_flags
668 /* The chip is up and initted */
669 #define IPATH_INITTED 0x2
670 /* set if any user code has set kr_rcvhdrsize */
671 #define IPATH_RCVHDRSZ_SET 0x4
672 /* The chip is present and valid for accesses */
673 #define IPATH_PRESENT 0x8
674 /* HT link0 is only 8 bits wide, ignore upper byte crc
675 * errors, etc. */
676 #define IPATH_8BIT_IN_HT0 0x10
677 /* HT link1 is only 8 bits wide, ignore upper byte crc
678 * errors, etc. */
679 #define IPATH_8BIT_IN_HT1 0x20
680 /* The link is down */
681 #define IPATH_LINKDOWN 0x40
682 /* The link level is up (0x11) */
683 #define IPATH_LINKINIT 0x80
684 /* The link is in the armed (0x21) state */
685 #define IPATH_LINKARMED 0x100
686 /* The link is in the active (0x31) state */
687 #define IPATH_LINKACTIVE 0x200
688 /* link current state is unknown */
689 #define IPATH_LINKUNK 0x400
690 /* no IB cable, or no device on IB cable */
691 #define IPATH_NOCABLE 0x4000
692 /* Supports port zero per packet receive interrupts via
693 * GPIO */
694 #define IPATH_GPIO_INTR 0x8000
695 /* uses the coded 4byte TID, not 8 byte */
696 #define IPATH_4BYTE_TID 0x10000
697 /* packet/word counters are 32 bit, else those 4 counters
698 * are 64bit */
699 #define IPATH_32BITCOUNTERS 0x20000
700 /* can miss port0 rx interrupts */
701 #define IPATH_POLL_RX_INTR 0x40000
702 #define IPATH_DISABLED 0x80000 /* administratively disabled */
703 /* Use GPIO interrupts for new counters */
704 #define IPATH_GPIO_ERRINTRS 0x100000
706 /* Bits in GPIO for the added interrupts */
707 #define IPATH_GPIO_PORT0_BIT 2
708 #define IPATH_GPIO_RXUVL_BIT 3
709 #define IPATH_GPIO_OVRUN_BIT 4
710 #define IPATH_GPIO_LLI_BIT 5
711 #define IPATH_GPIO_ERRINTR_MASK 0x38
713 /* portdata flag bit offsets */
714 /* waiting for a packet to arrive */
715 #define IPATH_PORT_WAITING_RCV 2
716 /* waiting for a PIO buffer to be available */
717 #define IPATH_PORT_WAITING_PIO 3
718 /* master has not finished initializing */
719 #define IPATH_PORT_MASTER_UNINIT 4
721 /* free up any allocated data at closes */
722 void ipath_free_data(struct ipath_portdata *dd);
723 int ipath_waitfor_mdio_cmdready(struct ipath_devdata *);
724 int ipath_waitfor_complete(struct ipath_devdata *, ipath_kreg, u64, u64 *);
725 u32 __iomem *ipath_getpiobuf(struct ipath_devdata *, u32 *);
726 void ipath_init_iba6120_funcs(struct ipath_devdata *);
727 void ipath_init_iba6110_funcs(struct ipath_devdata *);
728 void ipath_get_eeprom_info(struct ipath_devdata *);
729 u64 ipath_snap_cntr(struct ipath_devdata *, ipath_creg);
730 void ipath_disarm_senderrbufs(struct ipath_devdata *, int);
733 * Set LED override, only the two LSBs have "public" meaning, but
734 * any non-zero value substitutes them for the Link and LinkTrain
735 * LED states.
737 #define IPATH_LED_PHYS 1 /* Physical (linktraining) GREEN LED */
738 #define IPATH_LED_LOG 2 /* Logical (link) YELLOW LED */
739 void ipath_set_led_override(struct ipath_devdata *dd, unsigned int val);
742 * number of words used for protocol header if not set by ipath_userinit();
744 #define IPATH_DFLT_RCVHDRSIZE 9
746 #define IPATH_MDIO_CMD_WRITE 1
747 #define IPATH_MDIO_CMD_READ 2
748 #define IPATH_MDIO_CLD_DIV 25 /* to get 2.5 Mhz mdio clock */
749 #define IPATH_MDIO_CMDVALID 0x40000000 /* bit 30 */
750 #define IPATH_MDIO_DATAVALID 0x80000000 /* bit 31 */
751 #define IPATH_MDIO_CTRL_STD 0x0
753 static inline u64 ipath_mdio_req(int cmd, int dev, int reg, int data)
755 return (((u64) IPATH_MDIO_CLD_DIV) << 32) |
756 (cmd << 26) |
757 (dev << 21) |
758 (reg << 16) |
759 (data & 0xFFFF);
762 /* signal and fifo status, in bank 31 */
763 #define IPATH_MDIO_CTRL_XGXS_REG_8 0x8
764 /* controls loopback, redundancy */
765 #define IPATH_MDIO_CTRL_8355_REG_1 0x10
766 /* premph, encdec, etc. */
767 #define IPATH_MDIO_CTRL_8355_REG_2 0x11
768 /* Kchars, etc. */
769 #define IPATH_MDIO_CTRL_8355_REG_6 0x15
770 #define IPATH_MDIO_CTRL_8355_REG_9 0x18
771 #define IPATH_MDIO_CTRL_8355_REG_10 0x1D
773 int ipath_get_user_pages(unsigned long, size_t, struct page **);
774 int ipath_get_user_pages_nocopy(unsigned long, struct page **);
775 void ipath_release_user_pages(struct page **, size_t);
776 void ipath_release_user_pages_on_close(struct page **, size_t);
777 int ipath_eeprom_read(struct ipath_devdata *, u8, void *, int);
778 int ipath_eeprom_write(struct ipath_devdata *, u8, const void *, int);
780 /* these are used for the registers that vary with port */
781 void ipath_write_kreg_port(const struct ipath_devdata *, ipath_kreg,
782 unsigned, u64);
785 * We could have a single register get/put routine, that takes a group type,
786 * but this is somewhat clearer and cleaner. It also gives us some error
787 * checking. 64 bit register reads should always work, but are inefficient
788 * on opteron (the northbridge always generates 2 separate HT 32 bit reads),
789 * so we use kreg32 wherever possible. User register and counter register
790 * reads are always 32 bit reads, so only one form of those routines.
794 * At the moment, none of the s-registers are writable, so no
795 * ipath_write_sreg(), and none of the c-registers are writable, so no
796 * ipath_write_creg().
800 * ipath_read_ureg32 - read 32-bit virtualized per-port register
801 * @dd: device
802 * @regno: register number
803 * @port: port number
805 * Return the contents of a register that is virtualized to be per port.
806 * Returns -1 on errors (not distinguishable from valid contents at
807 * runtime; we may add a separate error variable at some point).
809 static inline u32 ipath_read_ureg32(const struct ipath_devdata *dd,
810 ipath_ureg regno, int port)
812 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
813 return 0;
815 return readl(regno + (u64 __iomem *)
816 (dd->ipath_uregbase +
817 (char __iomem *)dd->ipath_kregbase +
818 dd->ipath_palign * port));
822 * ipath_write_ureg - write 32-bit virtualized per-port register
823 * @dd: device
824 * @regno: register number
825 * @value: value
826 * @port: port
828 * Write the contents of a register that is virtualized to be per port.
830 static inline void ipath_write_ureg(const struct ipath_devdata *dd,
831 ipath_ureg regno, u64 value, int port)
833 u64 __iomem *ubase = (u64 __iomem *)
834 (dd->ipath_uregbase + (char __iomem *) dd->ipath_kregbase +
835 dd->ipath_palign * port);
836 if (dd->ipath_kregbase)
837 writeq(value, &ubase[regno]);
840 static inline u32 ipath_read_kreg32(const struct ipath_devdata *dd,
841 ipath_kreg regno)
843 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
844 return -1;
845 return readl((u32 __iomem *) & dd->ipath_kregbase[regno]);
848 static inline u64 ipath_read_kreg64(const struct ipath_devdata *dd,
849 ipath_kreg regno)
851 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
852 return -1;
854 return readq(&dd->ipath_kregbase[regno]);
857 static inline void ipath_write_kreg(const struct ipath_devdata *dd,
858 ipath_kreg regno, u64 value)
860 if (dd->ipath_kregbase)
861 writeq(value, &dd->ipath_kregbase[regno]);
864 static inline u64 ipath_read_creg(const struct ipath_devdata *dd,
865 ipath_sreg regno)
867 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
868 return 0;
870 return readq(regno + (u64 __iomem *)
871 (dd->ipath_cregbase +
872 (char __iomem *)dd->ipath_kregbase));
875 static inline u32 ipath_read_creg32(const struct ipath_devdata *dd,
876 ipath_sreg regno)
878 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
879 return 0;
880 return readl(regno + (u64 __iomem *)
881 (dd->ipath_cregbase +
882 (char __iomem *)dd->ipath_kregbase));
886 * sysfs interface.
889 struct device_driver;
891 extern const char ib_ipath_version[];
893 int ipath_driver_create_group(struct device_driver *);
894 void ipath_driver_remove_group(struct device_driver *);
896 int ipath_device_create_group(struct device *, struct ipath_devdata *);
897 void ipath_device_remove_group(struct device *, struct ipath_devdata *);
898 int ipath_expose_reset(struct device *);
900 int ipath_init_ipathfs(void);
901 void ipath_exit_ipathfs(void);
902 int ipathfs_add_device(struct ipath_devdata *);
903 int ipathfs_remove_device(struct ipath_devdata *);
906 * dma_addr wrappers - all 0's invalid for hw
908 dma_addr_t ipath_map_page(struct pci_dev *, struct page *, unsigned long,
909 size_t, int);
910 dma_addr_t ipath_map_single(struct pci_dev *, void *, size_t, int);
913 * Flush write combining store buffers (if present) and perform a write
914 * barrier.
916 #if defined(CONFIG_X86_64)
917 #define ipath_flush_wc() asm volatile("sfence" ::: "memory")
918 #else
919 #define ipath_flush_wc() wmb()
920 #endif
922 extern unsigned ipath_debug; /* debugging bit mask */
924 #define IPATH_MAX_PARITY_ATTEMPTS 10000 /* max times to try recovery */
926 const char *ipath_get_unit_name(int unit);
928 extern struct mutex ipath_mutex;
930 #define IPATH_DRV_NAME "ib_ipath"
931 #define IPATH_MAJOR 233
932 #define IPATH_USER_MINOR_BASE 0
933 #define IPATH_DIAGPKT_MINOR 127
934 #define IPATH_DIAG_MINOR_BASE 129
935 #define IPATH_NMINORS 255
937 #define ipath_dev_err(dd,fmt,...) \
938 do { \
939 const struct ipath_devdata *__dd = (dd); \
940 if (__dd->pcidev) \
941 dev_err(&__dd->pcidev->dev, "%s: " fmt, \
942 ipath_get_unit_name(__dd->ipath_unit), \
943 ##__VA_ARGS__); \
944 else \
945 printk(KERN_ERR IPATH_DRV_NAME ": %s: " fmt, \
946 ipath_get_unit_name(__dd->ipath_unit), \
947 ##__VA_ARGS__); \
948 } while (0)
950 #if _IPATH_DEBUGGING
952 # define __IPATH_DBG_WHICH(which,fmt,...) \
953 do { \
954 if(unlikely(ipath_debug&(which))) \
955 printk(KERN_DEBUG IPATH_DRV_NAME ": %s: " fmt, \
956 __func__,##__VA_ARGS__); \
957 } while(0)
959 # define ipath_dbg(fmt,...) \
960 __IPATH_DBG_WHICH(__IPATH_DBG,fmt,##__VA_ARGS__)
961 # define ipath_cdbg(which,fmt,...) \
962 __IPATH_DBG_WHICH(__IPATH_##which##DBG,fmt,##__VA_ARGS__)
964 #else /* ! _IPATH_DEBUGGING */
966 # define ipath_dbg(fmt,...)
967 # define ipath_cdbg(which,fmt,...)
969 #endif /* _IPATH_DEBUGGING */
972 * this is used for formatting hw error messages...
974 struct ipath_hwerror_msgs {
975 u64 mask;
976 const char *msg;
979 #define INFINIPATH_HWE_MSG(a, b) { .mask = INFINIPATH_HWE_##a, .msg = b }
981 /* in ipath_intr.c... */
982 void ipath_format_hwerrors(u64 hwerrs,
983 const struct ipath_hwerror_msgs *hwerrmsgs,
984 size_t nhwerrmsgs,
985 char *msg, size_t lmsg);
987 #endif /* _IPATH_KERNEL_H */