[PATCH] pm: print name of failed suspend function
[linux-2.6/btrfs-unstable.git] / drivers / pci / pci.c
blob042fa5265cf64b85aea1ce5130b777d8e896e2db
1 /*
2 * $Id: pci.c,v 1.91 1999/01/21 13:34:01 davem Exp $
4 * PCI Bus Services, see include/linux/pci.h for further explanation.
6 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
7 * David Mosberger-Tang
9 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
12 #include <linux/kernel.h>
13 #include <linux/delay.h>
14 #include <linux/init.h>
15 #include <linux/pci.h>
16 #include <linux/module.h>
17 #include <linux/spinlock.h>
18 #include <linux/string.h>
19 #include <asm/dma.h> /* isa_dma_bridge_buggy */
20 #include "pci.h"
23 /**
24 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
25 * @bus: pointer to PCI bus structure to search
27 * Given a PCI bus, returns the highest PCI bus number present in the set
28 * including the given PCI bus and its list of child PCI buses.
30 unsigned char __devinit
31 pci_bus_max_busnr(struct pci_bus* bus)
33 struct list_head *tmp;
34 unsigned char max, n;
36 max = bus->subordinate;
37 list_for_each(tmp, &bus->children) {
38 n = pci_bus_max_busnr(pci_bus_b(tmp));
39 if(n > max)
40 max = n;
42 return max;
44 EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
46 #if 0
47 /**
48 * pci_max_busnr - returns maximum PCI bus number
50 * Returns the highest PCI bus number present in the system global list of
51 * PCI buses.
53 unsigned char __devinit
54 pci_max_busnr(void)
56 struct pci_bus *bus = NULL;
57 unsigned char max, n;
59 max = 0;
60 while ((bus = pci_find_next_bus(bus)) != NULL) {
61 n = pci_bus_max_busnr(bus);
62 if(n > max)
63 max = n;
65 return max;
68 #endif /* 0 */
70 static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn, u8 pos, int cap)
72 u8 id;
73 int ttl = 48;
75 while (ttl--) {
76 pci_bus_read_config_byte(bus, devfn, pos, &pos);
77 if (pos < 0x40)
78 break;
79 pos &= ~3;
80 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
81 &id);
82 if (id == 0xff)
83 break;
84 if (id == cap)
85 return pos;
86 pos += PCI_CAP_LIST_NEXT;
88 return 0;
91 int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
93 return __pci_find_next_cap(dev->bus, dev->devfn,
94 pos + PCI_CAP_LIST_NEXT, cap);
96 EXPORT_SYMBOL_GPL(pci_find_next_capability);
98 static int __pci_bus_find_cap(struct pci_bus *bus, unsigned int devfn, u8 hdr_type, int cap)
100 u16 status;
101 u8 pos;
103 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
104 if (!(status & PCI_STATUS_CAP_LIST))
105 return 0;
107 switch (hdr_type) {
108 case PCI_HEADER_TYPE_NORMAL:
109 case PCI_HEADER_TYPE_BRIDGE:
110 pos = PCI_CAPABILITY_LIST;
111 break;
112 case PCI_HEADER_TYPE_CARDBUS:
113 pos = PCI_CB_CAPABILITY_LIST;
114 break;
115 default:
116 return 0;
118 return __pci_find_next_cap(bus, devfn, pos, cap);
122 * pci_find_capability - query for devices' capabilities
123 * @dev: PCI device to query
124 * @cap: capability code
126 * Tell if a device supports a given PCI capability.
127 * Returns the address of the requested capability structure within the
128 * device's PCI configuration space or 0 in case the device does not
129 * support it. Possible values for @cap:
131 * %PCI_CAP_ID_PM Power Management
132 * %PCI_CAP_ID_AGP Accelerated Graphics Port
133 * %PCI_CAP_ID_VPD Vital Product Data
134 * %PCI_CAP_ID_SLOTID Slot Identification
135 * %PCI_CAP_ID_MSI Message Signalled Interrupts
136 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
137 * %PCI_CAP_ID_PCIX PCI-X
138 * %PCI_CAP_ID_EXP PCI Express
140 int pci_find_capability(struct pci_dev *dev, int cap)
142 return __pci_bus_find_cap(dev->bus, dev->devfn, dev->hdr_type, cap);
146 * pci_bus_find_capability - query for devices' capabilities
147 * @bus: the PCI bus to query
148 * @devfn: PCI device to query
149 * @cap: capability code
151 * Like pci_find_capability() but works for pci devices that do not have a
152 * pci_dev structure set up yet.
154 * Returns the address of the requested capability structure within the
155 * device's PCI configuration space or 0 in case the device does not
156 * support it.
158 int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
160 u8 hdr_type;
162 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
164 return __pci_bus_find_cap(bus, devfn, hdr_type & 0x7f, cap);
167 #if 0
169 * pci_find_ext_capability - Find an extended capability
170 * @dev: PCI device to query
171 * @cap: capability code
173 * Returns the address of the requested extended capability structure
174 * within the device's PCI configuration space or 0 if the device does
175 * not support it. Possible values for @cap:
177 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
178 * %PCI_EXT_CAP_ID_VC Virtual Channel
179 * %PCI_EXT_CAP_ID_DSN Device Serial Number
180 * %PCI_EXT_CAP_ID_PWR Power Budgeting
182 int pci_find_ext_capability(struct pci_dev *dev, int cap)
184 u32 header;
185 int ttl = 480; /* 3840 bytes, minimum 8 bytes per capability */
186 int pos = 0x100;
188 if (dev->cfg_size <= 256)
189 return 0;
191 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
192 return 0;
195 * If we have no capabilities, this is indicated by cap ID,
196 * cap version and next pointer all being 0.
198 if (header == 0)
199 return 0;
201 while (ttl-- > 0) {
202 if (PCI_EXT_CAP_ID(header) == cap)
203 return pos;
205 pos = PCI_EXT_CAP_NEXT(header);
206 if (pos < 0x100)
207 break;
209 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
210 break;
213 return 0;
215 #endif /* 0 */
218 * pci_find_parent_resource - return resource region of parent bus of given region
219 * @dev: PCI device structure contains resources to be searched
220 * @res: child resource record for which parent is sought
222 * For given resource region of given device, return the resource
223 * region of parent bus the given region is contained in or where
224 * it should be allocated from.
226 struct resource *
227 pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
229 const struct pci_bus *bus = dev->bus;
230 int i;
231 struct resource *best = NULL;
233 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
234 struct resource *r = bus->resource[i];
235 if (!r)
236 continue;
237 if (res->start && !(res->start >= r->start && res->end <= r->end))
238 continue; /* Not contained */
239 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
240 continue; /* Wrong type */
241 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
242 return r; /* Exact match */
243 if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
244 best = r; /* Approximating prefetchable by non-prefetchable */
246 return best;
250 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
251 * @dev: PCI device to have its BARs restored
253 * Restore the BAR values for a given device, so as to make it
254 * accessible by its driver.
256 void
257 pci_restore_bars(struct pci_dev *dev)
259 int i, numres;
261 switch (dev->hdr_type) {
262 case PCI_HEADER_TYPE_NORMAL:
263 numres = 6;
264 break;
265 case PCI_HEADER_TYPE_BRIDGE:
266 numres = 2;
267 break;
268 case PCI_HEADER_TYPE_CARDBUS:
269 numres = 1;
270 break;
271 default:
272 /* Should never get here, but just in case... */
273 return;
276 for (i = 0; i < numres; i ++)
277 pci_update_resource(dev, &dev->resource[i], i);
280 int (*platform_pci_set_power_state)(struct pci_dev *dev, pci_power_t t);
283 * pci_set_power_state - Set the power state of a PCI device
284 * @dev: PCI device to be suspended
285 * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
287 * Transition a device to a new power state, using the Power Management
288 * Capabilities in the device's config space.
290 * RETURN VALUE:
291 * -EINVAL if trying to enter a lower state than we're already in.
292 * 0 if we're already in the requested state.
293 * -EIO if device does not support PCI PM.
294 * 0 if we can successfully change the power state.
297 pci_set_power_state(struct pci_dev *dev, pci_power_t state)
299 int pm, need_restore = 0;
300 u16 pmcsr, pmc;
302 /* bound the state we're entering */
303 if (state > PCI_D3hot)
304 state = PCI_D3hot;
306 /* Validate current state:
307 * Can enter D0 from any state, but if we can only go deeper
308 * to sleep if we're already in a low power state
310 if (state != PCI_D0 && dev->current_state > state) {
311 printk(KERN_ERR "%s(): %s: state=%d, current state=%d\n",
312 __FUNCTION__, pci_name(dev), state, dev->current_state);
313 return -EINVAL;
314 } else if (dev->current_state == state)
315 return 0; /* we're already there */
317 /* find PCI PM capability in list */
318 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
320 /* abort if the device doesn't support PM capabilities */
321 if (!pm)
322 return -EIO;
324 pci_read_config_word(dev,pm + PCI_PM_PMC,&pmc);
325 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
326 printk(KERN_DEBUG
327 "PCI: %s has unsupported PM cap regs version (%u)\n",
328 pci_name(dev), pmc & PCI_PM_CAP_VER_MASK);
329 return -EIO;
332 /* check if this device supports the desired state */
333 if (state == PCI_D1 && !(pmc & PCI_PM_CAP_D1))
334 return -EIO;
335 else if (state == PCI_D2 && !(pmc & PCI_PM_CAP_D2))
336 return -EIO;
338 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
340 /* If we're (effectively) in D3, force entire word to 0.
341 * This doesn't affect PME_Status, disables PME_En, and
342 * sets PowerState to 0.
344 switch (dev->current_state) {
345 case PCI_D0:
346 case PCI_D1:
347 case PCI_D2:
348 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
349 pmcsr |= state;
350 break;
351 case PCI_UNKNOWN: /* Boot-up */
352 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
353 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
354 need_restore = 1;
355 /* Fall-through: force to D0 */
356 default:
357 pmcsr = 0;
358 break;
361 /* enter specified state */
362 pci_write_config_word(dev, pm + PCI_PM_CTRL, pmcsr);
364 /* Mandatory power management transition delays */
365 /* see PCI PM 1.1 5.6.1 table 18 */
366 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
367 msleep(10);
368 else if (state == PCI_D2 || dev->current_state == PCI_D2)
369 udelay(200);
372 * Give firmware a chance to be called, such as ACPI _PRx, _PSx
373 * Firmware method after natice method ?
375 if (platform_pci_set_power_state)
376 platform_pci_set_power_state(dev, state);
378 dev->current_state = state;
380 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
381 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
382 * from D3hot to D0 _may_ perform an internal reset, thereby
383 * going to "D0 Uninitialized" rather than "D0 Initialized".
384 * For example, at least some versions of the 3c905B and the
385 * 3c556B exhibit this behaviour.
387 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
388 * devices in a D3hot state at boot. Consequently, we need to
389 * restore at least the BARs so that the device will be
390 * accessible to its driver.
392 if (need_restore)
393 pci_restore_bars(dev);
395 return 0;
398 int (*platform_pci_choose_state)(struct pci_dev *dev, pm_message_t state);
401 * pci_choose_state - Choose the power state of a PCI device
402 * @dev: PCI device to be suspended
403 * @state: target sleep state for the whole system. This is the value
404 * that is passed to suspend() function.
406 * Returns PCI power state suitable for given device and given system
407 * message.
410 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
412 int ret;
414 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
415 return PCI_D0;
417 if (platform_pci_choose_state) {
418 ret = platform_pci_choose_state(dev, state);
419 if (ret >= 0)
420 state.event = ret;
423 switch (state.event) {
424 case PM_EVENT_ON:
425 return PCI_D0;
426 case PM_EVENT_FREEZE:
427 case PM_EVENT_SUSPEND:
428 return PCI_D3hot;
429 default:
430 printk("They asked me for state %d\n", state.event);
431 BUG();
433 return PCI_D0;
436 EXPORT_SYMBOL(pci_choose_state);
439 * pci_save_state - save the PCI configuration space of a device before suspending
440 * @dev: - PCI device that we're dealing with
443 pci_save_state(struct pci_dev *dev)
445 int i;
446 /* XXX: 100% dword access ok here? */
447 for (i = 0; i < 16; i++)
448 pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
449 return 0;
452 /**
453 * pci_restore_state - Restore the saved state of a PCI device
454 * @dev: - PCI device that we're dealing with
456 int
457 pci_restore_state(struct pci_dev *dev)
459 int i;
461 for (i = 0; i < 16; i++)
462 pci_write_config_dword(dev,i * 4, dev->saved_config_space[i]);
463 return 0;
467 * pci_enable_device_bars - Initialize some of a device for use
468 * @dev: PCI device to be initialized
469 * @bars: bitmask of BAR's that must be configured
471 * Initialize device before it's used by a driver. Ask low-level code
472 * to enable selected I/O and memory resources. Wake up the device if it
473 * was suspended. Beware, this function can fail.
477 pci_enable_device_bars(struct pci_dev *dev, int bars)
479 int err;
481 err = pci_set_power_state(dev, PCI_D0);
482 if (err < 0 && err != -EIO)
483 return err;
484 err = pcibios_enable_device(dev, bars);
485 if (err < 0)
486 return err;
487 return 0;
491 * pci_enable_device - Initialize device before it's used by a driver.
492 * @dev: PCI device to be initialized
494 * Initialize device before it's used by a driver. Ask low-level code
495 * to enable I/O and memory. Wake up the device if it was suspended.
496 * Beware, this function can fail.
499 pci_enable_device(struct pci_dev *dev)
501 int err = pci_enable_device_bars(dev, (1 << PCI_NUM_RESOURCES) - 1);
502 if (err)
503 return err;
504 pci_fixup_device(pci_fixup_enable, dev);
505 dev->is_enabled = 1;
506 return 0;
510 * pcibios_disable_device - disable arch specific PCI resources for device dev
511 * @dev: the PCI device to disable
513 * Disables architecture specific PCI resources for the device. This
514 * is the default implementation. Architecture implementations can
515 * override this.
517 void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
520 * pci_disable_device - Disable PCI device after use
521 * @dev: PCI device to be disabled
523 * Signal to the system that the PCI device is not in use by the system
524 * anymore. This only involves disabling PCI bus-mastering, if active.
526 void
527 pci_disable_device(struct pci_dev *dev)
529 u16 pci_command;
531 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
532 if (pci_command & PCI_COMMAND_MASTER) {
533 pci_command &= ~PCI_COMMAND_MASTER;
534 pci_write_config_word(dev, PCI_COMMAND, pci_command);
536 dev->is_busmaster = 0;
538 pcibios_disable_device(dev);
539 dev->is_enabled = 0;
543 * pci_enable_wake - enable device to generate PME# when suspended
544 * @dev: - PCI device to operate on
545 * @state: - Current state of device.
546 * @enable: - Flag to enable or disable generation
548 * Set the bits in the device's PM Capabilities to generate PME# when
549 * the system is suspended.
551 * -EIO is returned if device doesn't have PM Capabilities.
552 * -EINVAL is returned if device supports it, but can't generate wake events.
553 * 0 if operation is successful.
556 int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
558 int pm;
559 u16 value;
561 /* find PCI PM capability in list */
562 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
564 /* If device doesn't support PM Capabilities, but request is to disable
565 * wake events, it's a nop; otherwise fail */
566 if (!pm)
567 return enable ? -EIO : 0;
569 /* Check device's ability to generate PME# */
570 pci_read_config_word(dev,pm+PCI_PM_PMC,&value);
572 value &= PCI_PM_CAP_PME_MASK;
573 value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
575 /* Check if it can generate PME# from requested state. */
576 if (!value || !(value & (1 << state)))
577 return enable ? -EINVAL : 0;
579 pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
581 /* Clear PME_Status by writing 1 to it and enable PME# */
582 value |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
584 if (!enable)
585 value &= ~PCI_PM_CTRL_PME_ENABLE;
587 pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
589 return 0;
593 pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
595 u8 pin;
597 pin = dev->pin;
598 if (!pin)
599 return -1;
600 pin--;
601 while (dev->bus->self) {
602 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
603 dev = dev->bus->self;
605 *bridge = dev;
606 return pin;
610 * pci_release_region - Release a PCI bar
611 * @pdev: PCI device whose resources were previously reserved by pci_request_region
612 * @bar: BAR to release
614 * Releases the PCI I/O and memory resources previously reserved by a
615 * successful call to pci_request_region. Call this function only
616 * after all use of the PCI regions has ceased.
618 void pci_release_region(struct pci_dev *pdev, int bar)
620 if (pci_resource_len(pdev, bar) == 0)
621 return;
622 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
623 release_region(pci_resource_start(pdev, bar),
624 pci_resource_len(pdev, bar));
625 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
626 release_mem_region(pci_resource_start(pdev, bar),
627 pci_resource_len(pdev, bar));
631 * pci_request_region - Reserved PCI I/O and memory resource
632 * @pdev: PCI device whose resources are to be reserved
633 * @bar: BAR to be reserved
634 * @res_name: Name to be associated with resource.
636 * Mark the PCI region associated with PCI device @pdev BR @bar as
637 * being reserved by owner @res_name. Do not access any
638 * address inside the PCI regions unless this call returns
639 * successfully.
641 * Returns 0 on success, or %EBUSY on error. A warning
642 * message is also printed on failure.
644 int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
646 if (pci_resource_len(pdev, bar) == 0)
647 return 0;
649 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
650 if (!request_region(pci_resource_start(pdev, bar),
651 pci_resource_len(pdev, bar), res_name))
652 goto err_out;
654 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
655 if (!request_mem_region(pci_resource_start(pdev, bar),
656 pci_resource_len(pdev, bar), res_name))
657 goto err_out;
660 return 0;
662 err_out:
663 printk (KERN_WARNING "PCI: Unable to reserve %s region #%d:%lx@%lx for device %s\n",
664 pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
665 bar + 1, /* PCI BAR # */
666 pci_resource_len(pdev, bar), pci_resource_start(pdev, bar),
667 pci_name(pdev));
668 return -EBUSY;
673 * pci_release_regions - Release reserved PCI I/O and memory resources
674 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
676 * Releases all PCI I/O and memory resources previously reserved by a
677 * successful call to pci_request_regions. Call this function only
678 * after all use of the PCI regions has ceased.
681 void pci_release_regions(struct pci_dev *pdev)
683 int i;
685 for (i = 0; i < 6; i++)
686 pci_release_region(pdev, i);
690 * pci_request_regions - Reserved PCI I/O and memory resources
691 * @pdev: PCI device whose resources are to be reserved
692 * @res_name: Name to be associated with resource.
694 * Mark all PCI regions associated with PCI device @pdev as
695 * being reserved by owner @res_name. Do not access any
696 * address inside the PCI regions unless this call returns
697 * successfully.
699 * Returns 0 on success, or %EBUSY on error. A warning
700 * message is also printed on failure.
702 int pci_request_regions(struct pci_dev *pdev, const char *res_name)
704 int i;
706 for (i = 0; i < 6; i++)
707 if(pci_request_region(pdev, i, res_name))
708 goto err_out;
709 return 0;
711 err_out:
712 while(--i >= 0)
713 pci_release_region(pdev, i);
715 return -EBUSY;
719 * pci_set_master - enables bus-mastering for device dev
720 * @dev: the PCI device to enable
722 * Enables bus-mastering on the device and calls pcibios_set_master()
723 * to do the needed arch specific settings.
725 void
726 pci_set_master(struct pci_dev *dev)
728 u16 cmd;
730 pci_read_config_word(dev, PCI_COMMAND, &cmd);
731 if (! (cmd & PCI_COMMAND_MASTER)) {
732 pr_debug("PCI: Enabling bus mastering for device %s\n", pci_name(dev));
733 cmd |= PCI_COMMAND_MASTER;
734 pci_write_config_word(dev, PCI_COMMAND, cmd);
736 dev->is_busmaster = 1;
737 pcibios_set_master(dev);
740 #ifndef HAVE_ARCH_PCI_MWI
741 /* This can be overridden by arch code. */
742 u8 pci_cache_line_size = L1_CACHE_BYTES >> 2;
745 * pci_generic_prep_mwi - helper function for pci_set_mwi
746 * @dev: the PCI device for which MWI is enabled
748 * Helper function for generic implementation of pcibios_prep_mwi
749 * function. Originally copied from drivers/net/acenic.c.
750 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
752 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
754 static int
755 pci_generic_prep_mwi(struct pci_dev *dev)
757 u8 cacheline_size;
759 if (!pci_cache_line_size)
760 return -EINVAL; /* The system doesn't support MWI. */
762 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
763 equal to or multiple of the right value. */
764 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
765 if (cacheline_size >= pci_cache_line_size &&
766 (cacheline_size % pci_cache_line_size) == 0)
767 return 0;
769 /* Write the correct value. */
770 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
771 /* Read it back. */
772 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
773 if (cacheline_size == pci_cache_line_size)
774 return 0;
776 printk(KERN_DEBUG "PCI: cache line size of %d is not supported "
777 "by device %s\n", pci_cache_line_size << 2, pci_name(dev));
779 return -EINVAL;
781 #endif /* !HAVE_ARCH_PCI_MWI */
784 * pci_set_mwi - enables memory-write-invalidate PCI transaction
785 * @dev: the PCI device for which MWI is enabled
787 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND,
788 * and then calls @pcibios_set_mwi to do the needed arch specific
789 * operations or a generic mwi-prep function.
791 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
794 pci_set_mwi(struct pci_dev *dev)
796 int rc;
797 u16 cmd;
799 #ifdef HAVE_ARCH_PCI_MWI
800 rc = pcibios_prep_mwi(dev);
801 #else
802 rc = pci_generic_prep_mwi(dev);
803 #endif
805 if (rc)
806 return rc;
808 pci_read_config_word(dev, PCI_COMMAND, &cmd);
809 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
810 pr_debug("PCI: Enabling Mem-Wr-Inval for device %s\n", pci_name(dev));
811 cmd |= PCI_COMMAND_INVALIDATE;
812 pci_write_config_word(dev, PCI_COMMAND, cmd);
815 return 0;
819 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
820 * @dev: the PCI device to disable
822 * Disables PCI Memory-Write-Invalidate transaction on the device
824 void
825 pci_clear_mwi(struct pci_dev *dev)
827 u16 cmd;
829 pci_read_config_word(dev, PCI_COMMAND, &cmd);
830 if (cmd & PCI_COMMAND_INVALIDATE) {
831 cmd &= ~PCI_COMMAND_INVALIDATE;
832 pci_write_config_word(dev, PCI_COMMAND, cmd);
837 * pci_intx - enables/disables PCI INTx for device dev
838 * @pdev: the PCI device to operate on
839 * @enable: boolean: whether to enable or disable PCI INTx
841 * Enables/disables PCI INTx for device dev
843 void
844 pci_intx(struct pci_dev *pdev, int enable)
846 u16 pci_command, new;
848 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
850 if (enable) {
851 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
852 } else {
853 new = pci_command | PCI_COMMAND_INTX_DISABLE;
856 if (new != pci_command) {
857 pci_write_config_word(pdev, PCI_COMMAND, new);
861 #ifndef HAVE_ARCH_PCI_SET_DMA_MASK
863 * These can be overridden by arch-specific implementations
866 pci_set_dma_mask(struct pci_dev *dev, u64 mask)
868 if (!pci_dma_supported(dev, mask))
869 return -EIO;
871 dev->dma_mask = mask;
873 return 0;
877 pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
879 if (!pci_dma_supported(dev, mask))
880 return -EIO;
882 dev->dev.coherent_dma_mask = mask;
884 return 0;
886 #endif
888 static int __devinit pci_init(void)
890 struct pci_dev *dev = NULL;
892 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
893 pci_fixup_device(pci_fixup_final, dev);
895 return 0;
898 static int __devinit pci_setup(char *str)
900 while (str) {
901 char *k = strchr(str, ',');
902 if (k)
903 *k++ = 0;
904 if (*str && (str = pcibios_setup(str)) && *str) {
905 if (!strcmp(str, "nomsi")) {
906 pci_no_msi();
907 } else {
908 printk(KERN_ERR "PCI: Unknown option `%s'\n",
909 str);
912 str = k;
914 return 1;
917 device_initcall(pci_init);
919 __setup("pci=", pci_setup);
921 #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
922 /* FIXME: Some boxes have multiple ISA bridges! */
923 struct pci_dev *isa_bridge;
924 EXPORT_SYMBOL(isa_bridge);
925 #endif
927 EXPORT_SYMBOL_GPL(pci_restore_bars);
928 EXPORT_SYMBOL(pci_enable_device_bars);
929 EXPORT_SYMBOL(pci_enable_device);
930 EXPORT_SYMBOL(pci_disable_device);
931 EXPORT_SYMBOL(pci_find_capability);
932 EXPORT_SYMBOL(pci_bus_find_capability);
933 EXPORT_SYMBOL(pci_release_regions);
934 EXPORT_SYMBOL(pci_request_regions);
935 EXPORT_SYMBOL(pci_release_region);
936 EXPORT_SYMBOL(pci_request_region);
937 EXPORT_SYMBOL(pci_set_master);
938 EXPORT_SYMBOL(pci_set_mwi);
939 EXPORT_SYMBOL(pci_clear_mwi);
940 EXPORT_SYMBOL_GPL(pci_intx);
941 EXPORT_SYMBOL(pci_set_dma_mask);
942 EXPORT_SYMBOL(pci_set_consistent_dma_mask);
943 EXPORT_SYMBOL(pci_assign_resource);
944 EXPORT_SYMBOL(pci_find_parent_resource);
946 EXPORT_SYMBOL(pci_set_power_state);
947 EXPORT_SYMBOL(pci_save_state);
948 EXPORT_SYMBOL(pci_restore_state);
949 EXPORT_SYMBOL(pci_enable_wake);
951 /* Quirk info */
953 EXPORT_SYMBOL(isa_dma_bridge_buggy);
954 EXPORT_SYMBOL(pci_pci_problems);