4 * Copyright (C) 2012 Texas Instruments, Inc. - http://www.ti.com/
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 #include <linux/module.h>
22 #include <linux/platform_device.h>
24 #include <linux/err.h>
25 #include <linux/clk.h>
26 #include <linux/pm_runtime.h>
27 #include <linux/pwm.h>
28 #include <linux/of_device.h>
29 #include <linux/pinctrl/consumer.h>
31 #include "pwm-tipwmss.h"
33 /* ECAP registers and bits definitions */
39 #define ECCTL2_APWM_POL_LOW BIT(10)
40 #define ECCTL2_APWM_MODE BIT(9)
41 #define ECCTL2_SYNC_SEL_DISA (BIT(7) | BIT(6))
42 #define ECCTL2_TSCTR_FREERUN BIT(4)
50 struct ecap_pwm_chip
{
52 unsigned int clk_rate
;
53 void __iomem
*mmio_base
;
54 struct ecap_context ctx
;
57 static inline struct ecap_pwm_chip
*to_ecap_pwm_chip(struct pwm_chip
*chip
)
59 return container_of(chip
, struct ecap_pwm_chip
, chip
);
63 * period_ns = 10^9 * period_cycles / PWM_CLK_RATE
64 * duty_ns = 10^9 * duty_cycles / PWM_CLK_RATE
66 static int ecap_pwm_config(struct pwm_chip
*chip
, struct pwm_device
*pwm
,
67 int duty_ns
, int period_ns
)
69 struct ecap_pwm_chip
*pc
= to_ecap_pwm_chip(chip
);
71 unsigned long period_cycles
, duty_cycles
;
74 if (period_ns
> NSEC_PER_SEC
)
79 do_div(c
, NSEC_PER_SEC
);
80 period_cycles
= (unsigned long)c
;
82 if (period_cycles
< 1) {
88 do_div(c
, NSEC_PER_SEC
);
89 duty_cycles
= (unsigned long)c
;
92 pm_runtime_get_sync(pc
->chip
.dev
);
94 reg_val
= readw(pc
->mmio_base
+ ECCTL2
);
96 /* Configure APWM mode & disable sync option */
97 reg_val
|= ECCTL2_APWM_MODE
| ECCTL2_SYNC_SEL_DISA
;
99 writew(reg_val
, pc
->mmio_base
+ ECCTL2
);
101 if (!test_bit(PWMF_ENABLED
, &pwm
->flags
)) {
102 /* Update active registers if not running */
103 writel(duty_cycles
, pc
->mmio_base
+ CAP2
);
104 writel(period_cycles
, pc
->mmio_base
+ CAP1
);
107 * Update shadow registers to configure period and
108 * compare values. This helps current PWM period to
109 * complete on reconfiguring
111 writel(duty_cycles
, pc
->mmio_base
+ CAP4
);
112 writel(period_cycles
, pc
->mmio_base
+ CAP3
);
115 if (!test_bit(PWMF_ENABLED
, &pwm
->flags
)) {
116 reg_val
= readw(pc
->mmio_base
+ ECCTL2
);
117 /* Disable APWM mode to put APWM output Low */
118 reg_val
&= ~ECCTL2_APWM_MODE
;
119 writew(reg_val
, pc
->mmio_base
+ ECCTL2
);
122 pm_runtime_put_sync(pc
->chip
.dev
);
126 static int ecap_pwm_set_polarity(struct pwm_chip
*chip
, struct pwm_device
*pwm
,
127 enum pwm_polarity polarity
)
129 struct ecap_pwm_chip
*pc
= to_ecap_pwm_chip(chip
);
130 unsigned short reg_val
;
132 pm_runtime_get_sync(pc
->chip
.dev
);
133 reg_val
= readw(pc
->mmio_base
+ ECCTL2
);
134 if (polarity
== PWM_POLARITY_INVERSED
)
135 /* Duty cycle defines LOW period of PWM */
136 reg_val
|= ECCTL2_APWM_POL_LOW
;
138 /* Duty cycle defines HIGH period of PWM */
139 reg_val
&= ~ECCTL2_APWM_POL_LOW
;
141 writew(reg_val
, pc
->mmio_base
+ ECCTL2
);
142 pm_runtime_put_sync(pc
->chip
.dev
);
146 static int ecap_pwm_enable(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
148 struct ecap_pwm_chip
*pc
= to_ecap_pwm_chip(chip
);
149 unsigned int reg_val
;
151 /* Leave clock enabled on enabling PWM */
152 pm_runtime_get_sync(pc
->chip
.dev
);
155 * Enable 'Free run Time stamp counter mode' to start counter
156 * and 'APWM mode' to enable APWM output
158 reg_val
= readw(pc
->mmio_base
+ ECCTL2
);
159 reg_val
|= ECCTL2_TSCTR_FREERUN
| ECCTL2_APWM_MODE
;
160 writew(reg_val
, pc
->mmio_base
+ ECCTL2
);
164 static void ecap_pwm_disable(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
166 struct ecap_pwm_chip
*pc
= to_ecap_pwm_chip(chip
);
167 unsigned int reg_val
;
170 * Disable 'Free run Time stamp counter mode' to stop counter
171 * and 'APWM mode' to put APWM output to low
173 reg_val
= readw(pc
->mmio_base
+ ECCTL2
);
174 reg_val
&= ~(ECCTL2_TSCTR_FREERUN
| ECCTL2_APWM_MODE
);
175 writew(reg_val
, pc
->mmio_base
+ ECCTL2
);
177 /* Disable clock on PWM disable */
178 pm_runtime_put_sync(pc
->chip
.dev
);
181 static void ecap_pwm_free(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
183 if (test_bit(PWMF_ENABLED
, &pwm
->flags
)) {
184 dev_warn(chip
->dev
, "Removing PWM device without disabling\n");
185 pm_runtime_put_sync(chip
->dev
);
189 static const struct pwm_ops ecap_pwm_ops
= {
190 .free
= ecap_pwm_free
,
191 .config
= ecap_pwm_config
,
192 .set_polarity
= ecap_pwm_set_polarity
,
193 .enable
= ecap_pwm_enable
,
194 .disable
= ecap_pwm_disable
,
195 .owner
= THIS_MODULE
,
198 static const struct of_device_id ecap_of_match
[] = {
199 { .compatible
= "ti,am33xx-ecap" },
202 MODULE_DEVICE_TABLE(of
, ecap_of_match
);
204 static int ecap_pwm_probe(struct platform_device
*pdev
)
209 struct ecap_pwm_chip
*pc
;
211 struct pinctrl
*pinctrl
;
213 pinctrl
= devm_pinctrl_get_select_default(&pdev
->dev
);
215 dev_warn(&pdev
->dev
, "unable to select pin group\n");
217 pc
= devm_kzalloc(&pdev
->dev
, sizeof(*pc
), GFP_KERNEL
);
219 dev_err(&pdev
->dev
, "failed to allocate memory\n");
223 clk
= devm_clk_get(&pdev
->dev
, "fck");
225 dev_err(&pdev
->dev
, "failed to get clock\n");
229 pc
->clk_rate
= clk_get_rate(clk
);
231 dev_err(&pdev
->dev
, "failed to get clock rate\n");
235 pc
->chip
.dev
= &pdev
->dev
;
236 pc
->chip
.ops
= &ecap_pwm_ops
;
237 pc
->chip
.of_xlate
= of_pwm_xlate_with_flags
;
238 pc
->chip
.of_pwm_n_cells
= 3;
242 r
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
243 pc
->mmio_base
= devm_ioremap_resource(&pdev
->dev
, r
);
244 if (IS_ERR(pc
->mmio_base
))
245 return PTR_ERR(pc
->mmio_base
);
247 ret
= pwmchip_add(&pc
->chip
);
249 dev_err(&pdev
->dev
, "pwmchip_add() failed: %d\n", ret
);
253 pm_runtime_enable(&pdev
->dev
);
254 pm_runtime_get_sync(&pdev
->dev
);
256 status
= pwmss_submodule_state_change(pdev
->dev
.parent
,
258 if (!(status
& PWMSS_ECAPCLK_EN_ACK
)) {
259 dev_err(&pdev
->dev
, "PWMSS config space clock enable failed\n");
261 goto pwmss_clk_failure
;
264 pm_runtime_put_sync(&pdev
->dev
);
266 platform_set_drvdata(pdev
, pc
);
270 pm_runtime_put_sync(&pdev
->dev
);
271 pm_runtime_disable(&pdev
->dev
);
272 pwmchip_remove(&pc
->chip
);
276 static int ecap_pwm_remove(struct platform_device
*pdev
)
278 struct ecap_pwm_chip
*pc
= platform_get_drvdata(pdev
);
280 pm_runtime_get_sync(&pdev
->dev
);
282 * Due to hardware misbehaviour, acknowledge of the stop_req
283 * is missing. Hence checking of the status bit skipped.
285 pwmss_submodule_state_change(pdev
->dev
.parent
, PWMSS_ECAPCLK_STOP_REQ
);
286 pm_runtime_put_sync(&pdev
->dev
);
288 pm_runtime_put_sync(&pdev
->dev
);
289 pm_runtime_disable(&pdev
->dev
);
290 return pwmchip_remove(&pc
->chip
);
293 static void ecap_pwm_save_context(struct ecap_pwm_chip
*pc
)
295 pm_runtime_get_sync(pc
->chip
.dev
);
296 pc
->ctx
.ecctl2
= readw(pc
->mmio_base
+ ECCTL2
);
297 pc
->ctx
.cap4
= readl(pc
->mmio_base
+ CAP4
);
298 pc
->ctx
.cap3
= readl(pc
->mmio_base
+ CAP3
);
299 pm_runtime_put_sync(pc
->chip
.dev
);
302 static void ecap_pwm_restore_context(struct ecap_pwm_chip
*pc
)
304 writel(pc
->ctx
.cap3
, pc
->mmio_base
+ CAP3
);
305 writel(pc
->ctx
.cap4
, pc
->mmio_base
+ CAP4
);
306 writew(pc
->ctx
.ecctl2
, pc
->mmio_base
+ ECCTL2
);
309 #ifdef CONFIG_PM_SLEEP
310 static int ecap_pwm_suspend(struct device
*dev
)
312 struct ecap_pwm_chip
*pc
= dev_get_drvdata(dev
);
313 struct pwm_device
*pwm
= pc
->chip
.pwms
;
315 ecap_pwm_save_context(pc
);
317 /* Disable explicitly if PWM is running */
318 if (test_bit(PWMF_ENABLED
, &pwm
->flags
))
319 pm_runtime_put_sync(dev
);
324 static int ecap_pwm_resume(struct device
*dev
)
326 struct ecap_pwm_chip
*pc
= dev_get_drvdata(dev
);
327 struct pwm_device
*pwm
= pc
->chip
.pwms
;
329 /* Enable explicitly if PWM was running */
330 if (test_bit(PWMF_ENABLED
, &pwm
->flags
))
331 pm_runtime_get_sync(dev
);
333 ecap_pwm_restore_context(pc
);
338 static SIMPLE_DEV_PM_OPS(ecap_pwm_pm_ops
, ecap_pwm_suspend
, ecap_pwm_resume
);
340 static struct platform_driver ecap_pwm_driver
= {
343 .owner
= THIS_MODULE
,
344 .of_match_table
= ecap_of_match
,
345 .pm
= &ecap_pwm_pm_ops
,
347 .probe
= ecap_pwm_probe
,
348 .remove
= ecap_pwm_remove
,
351 module_platform_driver(ecap_pwm_driver
);
353 MODULE_DESCRIPTION("ECAP PWM driver");
354 MODULE_AUTHOR("Texas Instruments");
355 MODULE_LICENSE("GPL");