2 * Driver for the CS5535/CS5536 Multi-Function General Purpose Timers (MFGPT)
4 * Copyright (C) 2006, Advanced Micro Devices, Inc.
5 * Copyright (C) 2007 Andres Salomon <dilinger@debian.org>
6 * Copyright (C) 2009 Andres Salomon <dilinger@collabora.co.uk>
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of version 2 of the GNU General Public License
10 * as published by the Free Software Foundation.
12 * The MFGPTs are documented in AMD Geode CS5536 Companion Device Data Book.
15 #include <linux/kernel.h>
16 #include <linux/spinlock.h>
17 #include <linux/interrupt.h>
18 #include <linux/module.h>
19 #include <linux/platform_device.h>
20 #include <linux/cs5535.h>
21 #include <linux/slab.h>
23 #define DRV_NAME "cs5535-mfgpt"
25 static int mfgpt_reset_timers
;
26 module_param_named(mfgptfix
, mfgpt_reset_timers
, int, 0644);
27 MODULE_PARM_DESC(mfgptfix
, "Try to reset the MFGPT timers during init; "
28 "required by some broken BIOSes (ie, TinyBIOS < 0.99) or kexec "
29 "(1 = reset the MFGPT using an undocumented bit, "
30 "2 = perform a soft reset by unconfiguring all timers); "
31 "use what works best for you.");
33 struct cs5535_mfgpt_timer
{
34 struct cs5535_mfgpt_chip
*chip
;
38 static struct cs5535_mfgpt_chip
{
39 DECLARE_BITMAP(avail
, MFGPT_MAX_TIMERS
);
42 struct platform_device
*pdev
;
47 int cs5535_mfgpt_toggle_event(struct cs5535_mfgpt_timer
*timer
, int cmp
,
48 int event
, int enable
)
50 uint32_t msr
, mask
, value
, dummy
;
51 int shift
= (cmp
== MFGPT_CMP1
) ? 0 : 8;
59 * The register maps for these are described in sections 6.17.1.x of
60 * the AMD Geode CS5536 Companion Device Data Book.
63 case MFGPT_EVENT_RESET
:
65 * XXX: According to the docs, we cannot reset timers above
66 * 6; that is, resets for 7 and 8 will be ignored. Is this
67 * a problem? -dilinger
70 mask
= 1 << (timer
->nr
+ 24);
75 mask
= 1 << (timer
->nr
+ shift
);
80 mask
= 1 << (timer
->nr
+ shift
);
87 rdmsr(msr
, value
, dummy
);
94 wrmsr(msr
, value
, dummy
);
97 EXPORT_SYMBOL_GPL(cs5535_mfgpt_toggle_event
);
99 int cs5535_mfgpt_set_irq(struct cs5535_mfgpt_timer
*timer
, int cmp
, int *irq
,
102 uint32_t zsel
, lpc
, dummy
;
111 * Unfortunately, MFGPTs come in pairs sharing their IRQ lines. If VSA
112 * is using the same CMP of the timer's Siamese twin, the IRQ is set to
113 * 2, and we mustn't use nor change it.
114 * XXX: Likewise, 2 Linux drivers might clash if the 2nd overwrites the
115 * IRQ of the 1st. This can only happen if forcing an IRQ, calling this
116 * with *irq==0 is safe. Currently there _are_ no 2 drivers.
118 rdmsr(MSR_PIC_ZSEL_LOW
, zsel
, dummy
);
119 shift
= ((cmp
== MFGPT_CMP1
? 0 : 4) + timer
->nr
% 4) * 4;
120 if (((zsel
>> shift
) & 0xF) == 2)
123 /* Choose IRQ: if none supplied, keep IRQ already set or use default */
125 *irq
= (zsel
>> shift
) & 0xF;
127 *irq
= CONFIG_CS5535_MFGPT_DEFAULT_IRQ
;
129 /* Can't use IRQ if it's 0 (=disabled), 2, or routed to LPC */
130 if (*irq
< 1 || *irq
== 2 || *irq
> 15)
132 rdmsr(MSR_PIC_IRQM_LPC
, lpc
, dummy
);
133 if (lpc
& (1 << *irq
))
136 /* All chosen and checked - go for it */
137 if (cs5535_mfgpt_toggle_event(timer
, cmp
, MFGPT_EVENT_IRQ
, enable
))
140 zsel
= (zsel
& ~(0xF << shift
)) | (*irq
<< shift
);
141 wrmsr(MSR_PIC_ZSEL_LOW
, zsel
, dummy
);
146 EXPORT_SYMBOL_GPL(cs5535_mfgpt_set_irq
);
148 struct cs5535_mfgpt_timer
*cs5535_mfgpt_alloc_timer(int timer_nr
, int domain
)
150 struct cs5535_mfgpt_chip
*mfgpt
= &cs5535_mfgpt_chip
;
151 struct cs5535_mfgpt_timer
*timer
= NULL
;
155 if (!mfgpt
->initialized
)
158 /* only allocate timers from the working domain if requested */
159 if (domain
== MFGPT_DOMAIN_WORKING
)
162 max
= MFGPT_MAX_TIMERS
;
164 if (timer_nr
>= max
) {
165 /* programmer error. silly programmers! */
170 spin_lock_irqsave(&mfgpt
->lock
, flags
);
174 /* try to find any available timer */
175 t
= find_first_bit(mfgpt
->avail
, max
);
176 /* set timer_nr to -1 if no timers available */
177 timer_nr
= t
< max
? (int) t
: -1;
179 /* check if the requested timer's available */
180 if (!test_bit(timer_nr
, mfgpt
->avail
))
185 /* if timer_nr is not -1, it's an available timer */
186 __clear_bit(timer_nr
, mfgpt
->avail
);
187 spin_unlock_irqrestore(&mfgpt
->lock
, flags
);
192 timer
= kmalloc(sizeof(*timer
), GFP_KERNEL
);
195 spin_lock_irqsave(&mfgpt
->lock
, flags
);
196 __set_bit(timer_nr
, mfgpt
->avail
);
197 spin_unlock_irqrestore(&mfgpt
->lock
, flags
);
201 timer
->nr
= timer_nr
;
202 dev_info(&mfgpt
->pdev
->dev
, "registered timer %d\n", timer_nr
);
207 EXPORT_SYMBOL_GPL(cs5535_mfgpt_alloc_timer
);
210 * XXX: This frees the timer memory, but never resets the actual hardware
211 * timer. The old geode_mfgpt code did this; it would be good to figure
212 * out a way to actually release the hardware timer. See comments below.
214 void cs5535_mfgpt_free_timer(struct cs5535_mfgpt_timer
*timer
)
219 /* timer can be made available again only if never set up */
220 val
= cs5535_mfgpt_read(timer
, MFGPT_REG_SETUP
);
221 if (!(val
& MFGPT_SETUP_SETUP
)) {
222 spin_lock_irqsave(&timer
->chip
->lock
, flags
);
223 __set_bit(timer
->nr
, timer
->chip
->avail
);
224 spin_unlock_irqrestore(&timer
->chip
->lock
, flags
);
229 EXPORT_SYMBOL_GPL(cs5535_mfgpt_free_timer
);
231 uint16_t cs5535_mfgpt_read(struct cs5535_mfgpt_timer
*timer
, uint16_t reg
)
233 return inw(timer
->chip
->base
+ reg
+ (timer
->nr
* 8));
235 EXPORT_SYMBOL_GPL(cs5535_mfgpt_read
);
237 void cs5535_mfgpt_write(struct cs5535_mfgpt_timer
*timer
, uint16_t reg
,
240 outw(value
, timer
->chip
->base
+ reg
+ (timer
->nr
* 8));
242 EXPORT_SYMBOL_GPL(cs5535_mfgpt_write
);
245 * This is a sledgehammer that resets all MFGPT timers. This is required by
246 * some broken BIOSes which leave the system in an unstable state
247 * (TinyBIOS 0.98, for example; fixed in 0.99). It's uncertain as to
248 * whether or not this secret MSR can be used to release individual timers.
249 * Jordan tells me that he and Mitch once played w/ it, but it's unclear
250 * what the results of that were (and they experienced some instability).
252 static void reset_all_timers(void)
256 /* The following undocumented bit resets the MFGPT timers */
257 val
= 0xFF; dummy
= 0;
258 wrmsr(MSR_MFGPT_SETUP
, val
, dummy
);
262 * This is another sledgehammer to reset all MFGPT timers.
263 * Instead of using the undocumented bit method it clears
264 * IRQ, NMI and RESET settings.
266 static void soft_reset(void)
269 struct cs5535_mfgpt_timer t
;
271 for (i
= 0; i
< MFGPT_MAX_TIMERS
; i
++) {
274 cs5535_mfgpt_toggle_event(&t
, MFGPT_CMP1
, MFGPT_EVENT_RESET
, 0);
275 cs5535_mfgpt_toggle_event(&t
, MFGPT_CMP2
, MFGPT_EVENT_RESET
, 0);
276 cs5535_mfgpt_toggle_event(&t
, MFGPT_CMP1
, MFGPT_EVENT_NMI
, 0);
277 cs5535_mfgpt_toggle_event(&t
, MFGPT_CMP2
, MFGPT_EVENT_NMI
, 0);
278 cs5535_mfgpt_toggle_event(&t
, MFGPT_CMP1
, MFGPT_EVENT_IRQ
, 0);
279 cs5535_mfgpt_toggle_event(&t
, MFGPT_CMP2
, MFGPT_EVENT_IRQ
, 0);
284 * Check whether any MFGPTs are available for the kernel to use. In most
285 * cases, firmware that uses AMD's VSA code will claim all timers during
286 * bootup; we certainly don't want to take them if they're already in use.
287 * In other cases (such as with VSAless OpenFirmware), the system firmware
288 * leaves timers available for us to use.
290 static int scan_timers(struct cs5535_mfgpt_chip
*mfgpt
)
292 struct cs5535_mfgpt_timer timer
= { .chip
= mfgpt
};
298 /* bios workaround */
299 if (mfgpt_reset_timers
== 1)
301 else if (mfgpt_reset_timers
== 2)
304 /* just to be safe, protect this section w/ lock */
305 spin_lock_irqsave(&mfgpt
->lock
, flags
);
306 for (i
= 0; i
< MFGPT_MAX_TIMERS
; i
++) {
308 val
= cs5535_mfgpt_read(&timer
, MFGPT_REG_SETUP
);
309 if (!(val
& MFGPT_SETUP_SETUP
) || mfgpt_reset_timers
== 2) {
310 __set_bit(i
, mfgpt
->avail
);
314 spin_unlock_irqrestore(&mfgpt
->lock
, flags
);
319 static int cs5535_mfgpt_probe(struct platform_device
*pdev
)
321 struct resource
*res
;
324 if (mfgpt_reset_timers
< 0 || mfgpt_reset_timers
> 2) {
325 dev_err(&pdev
->dev
, "Bad mfgpt_reset_timers value: %i\n",
330 /* There are two ways to get the MFGPT base address; one is by
331 * fetching it from MSR_LBAR_MFGPT, the other is by reading the
332 * PCI BAR info. The latter method is easier (especially across
333 * different architectures), so we'll stick with that for now. If
334 * it turns out to be unreliable in the face of crappy BIOSes, we
335 * can always go back to using MSRs.. */
337 res
= platform_get_resource(pdev
, IORESOURCE_IO
, 0);
339 dev_err(&pdev
->dev
, "can't fetch device resource info\n");
343 if (!request_region(res
->start
, resource_size(res
), pdev
->name
)) {
344 dev_err(&pdev
->dev
, "can't request region\n");
348 /* set up the driver-specific struct */
349 cs5535_mfgpt_chip
.base
= res
->start
;
350 cs5535_mfgpt_chip
.pdev
= pdev
;
351 spin_lock_init(&cs5535_mfgpt_chip
.lock
);
353 dev_info(&pdev
->dev
, "reserved resource region %pR\n", res
);
355 /* detect the available timers */
356 t
= scan_timers(&cs5535_mfgpt_chip
);
357 dev_info(&pdev
->dev
, "%d MFGPT timers available\n", t
);
358 cs5535_mfgpt_chip
.initialized
= 1;
365 static struct platform_driver cs5535_mfgpt_driver
= {
368 .owner
= THIS_MODULE
,
370 .probe
= cs5535_mfgpt_probe
,
374 static int __init
cs5535_mfgpt_init(void)
376 return platform_driver_register(&cs5535_mfgpt_driver
);
379 module_init(cs5535_mfgpt_init
);
381 MODULE_AUTHOR("Andres Salomon <dilinger@queued.net>");
382 MODULE_DESCRIPTION("CS5535/CS5536 MFGPT timer driver");
383 MODULE_LICENSE("GPL");
384 MODULE_ALIAS("platform:" DRV_NAME
);