2 * Based on drivers/serial/8250.c by Russell King.
4 * Author: Nicolas Pitre
5 * Created: Feb 20, 2003
6 * Copyright: (C) 2003 Monta Vista Software, Inc.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * Note 1: This driver is made separate from the already too overloaded
14 * 8250.c because it needs some kirks of its own and that'll make it
15 * easier to add DMA support.
17 * Note 2: I'm too sick of device allocation policies for serial ports.
18 * If someone else wants to request an "official" allocation of major/minor
19 * for this driver please be my guest. And don't forget that new hardware
20 * to come from Intel might have more than 3 or 4 of those UARTs. Let's
21 * hope for a better port registration and dynamic device allocation scheme
22 * with the serial core maintainer satisfaction to appear soon.
26 #if defined(CONFIG_SERIAL_PXA_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
30 #include <linux/module.h>
31 #include <linux/ioport.h>
32 #include <linux/init.h>
33 #include <linux/console.h>
34 #include <linux/sysrq.h>
35 #include <linux/serial_reg.h>
36 #include <linux/circ_buf.h>
37 #include <linux/delay.h>
38 #include <linux/interrupt.h>
39 #include <linux/platform_device.h>
40 #include <linux/tty.h>
41 #include <linux/tty_flip.h>
42 #include <linux/serial_core.h>
43 #include <linux/clk.h>
45 #include <linux/slab.h>
47 struct uart_pxa_port
{
48 struct uart_port port
;
52 unsigned int lsr_break_flag
;
57 static inline unsigned int serial_in(struct uart_pxa_port
*up
, int offset
)
60 return readl(up
->port
.membase
+ offset
);
63 static inline void serial_out(struct uart_pxa_port
*up
, int offset
, int value
)
66 writel(value
, up
->port
.membase
+ offset
);
69 static void serial_pxa_enable_ms(struct uart_port
*port
)
71 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
73 up
->ier
|= UART_IER_MSI
;
74 serial_out(up
, UART_IER
, up
->ier
);
77 static void serial_pxa_stop_tx(struct uart_port
*port
)
79 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
81 if (up
->ier
& UART_IER_THRI
) {
82 up
->ier
&= ~UART_IER_THRI
;
83 serial_out(up
, UART_IER
, up
->ier
);
87 static void serial_pxa_stop_rx(struct uart_port
*port
)
89 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
91 up
->ier
&= ~UART_IER_RLSI
;
92 up
->port
.read_status_mask
&= ~UART_LSR_DR
;
93 serial_out(up
, UART_IER
, up
->ier
);
96 static inline void receive_chars(struct uart_pxa_port
*up
, int *status
)
98 struct tty_struct
*tty
= up
->port
.state
->port
.tty
;
99 unsigned int ch
, flag
;
103 ch
= serial_in(up
, UART_RX
);
105 up
->port
.icount
.rx
++;
107 if (unlikely(*status
& (UART_LSR_BI
| UART_LSR_PE
|
108 UART_LSR_FE
| UART_LSR_OE
))) {
110 * For statistics only
112 if (*status
& UART_LSR_BI
) {
113 *status
&= ~(UART_LSR_FE
| UART_LSR_PE
);
114 up
->port
.icount
.brk
++;
116 * We do the SysRQ and SAK checking
117 * here because otherwise the break
118 * may get masked by ignore_status_mask
119 * or read_status_mask.
121 if (uart_handle_break(&up
->port
))
123 } else if (*status
& UART_LSR_PE
)
124 up
->port
.icount
.parity
++;
125 else if (*status
& UART_LSR_FE
)
126 up
->port
.icount
.frame
++;
127 if (*status
& UART_LSR_OE
)
128 up
->port
.icount
.overrun
++;
131 * Mask off conditions which should be ignored.
133 *status
&= up
->port
.read_status_mask
;
135 #ifdef CONFIG_SERIAL_PXA_CONSOLE
136 if (up
->port
.line
== up
->port
.cons
->index
) {
137 /* Recover the break flag from console xmit */
138 *status
|= up
->lsr_break_flag
;
139 up
->lsr_break_flag
= 0;
142 if (*status
& UART_LSR_BI
) {
144 } else if (*status
& UART_LSR_PE
)
146 else if (*status
& UART_LSR_FE
)
150 if (uart_handle_sysrq_char(&up
->port
, ch
))
153 uart_insert_char(&up
->port
, *status
, UART_LSR_OE
, ch
, flag
);
156 *status
= serial_in(up
, UART_LSR
);
157 } while ((*status
& UART_LSR_DR
) && (max_count
-- > 0));
158 tty_flip_buffer_push(tty
);
161 static void transmit_chars(struct uart_pxa_port
*up
)
163 struct circ_buf
*xmit
= &up
->port
.state
->xmit
;
166 if (up
->port
.x_char
) {
167 serial_out(up
, UART_TX
, up
->port
.x_char
);
168 up
->port
.icount
.tx
++;
172 if (uart_circ_empty(xmit
) || uart_tx_stopped(&up
->port
)) {
173 serial_pxa_stop_tx(&up
->port
);
177 count
= up
->port
.fifosize
/ 2;
179 serial_out(up
, UART_TX
, xmit
->buf
[xmit
->tail
]);
180 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
181 up
->port
.icount
.tx
++;
182 if (uart_circ_empty(xmit
))
184 } while (--count
> 0);
186 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
187 uart_write_wakeup(&up
->port
);
190 if (uart_circ_empty(xmit
))
191 serial_pxa_stop_tx(&up
->port
);
194 static void serial_pxa_start_tx(struct uart_port
*port
)
196 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
198 if (!(up
->ier
& UART_IER_THRI
)) {
199 up
->ier
|= UART_IER_THRI
;
200 serial_out(up
, UART_IER
, up
->ier
);
204 static inline void check_modem_status(struct uart_pxa_port
*up
)
208 status
= serial_in(up
, UART_MSR
);
210 if ((status
& UART_MSR_ANY_DELTA
) == 0)
213 if (status
& UART_MSR_TERI
)
214 up
->port
.icount
.rng
++;
215 if (status
& UART_MSR_DDSR
)
216 up
->port
.icount
.dsr
++;
217 if (status
& UART_MSR_DDCD
)
218 uart_handle_dcd_change(&up
->port
, status
& UART_MSR_DCD
);
219 if (status
& UART_MSR_DCTS
)
220 uart_handle_cts_change(&up
->port
, status
& UART_MSR_CTS
);
222 wake_up_interruptible(&up
->port
.state
->port
.delta_msr_wait
);
226 * This handles the interrupt from one port.
228 static inline irqreturn_t
serial_pxa_irq(int irq
, void *dev_id
)
230 struct uart_pxa_port
*up
= dev_id
;
231 unsigned int iir
, lsr
;
233 iir
= serial_in(up
, UART_IIR
);
234 if (iir
& UART_IIR_NO_INT
)
236 lsr
= serial_in(up
, UART_LSR
);
237 if (lsr
& UART_LSR_DR
)
238 receive_chars(up
, &lsr
);
239 check_modem_status(up
);
240 if (lsr
& UART_LSR_THRE
)
245 static unsigned int serial_pxa_tx_empty(struct uart_port
*port
)
247 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
251 spin_lock_irqsave(&up
->port
.lock
, flags
);
252 ret
= serial_in(up
, UART_LSR
) & UART_LSR_TEMT
? TIOCSER_TEMT
: 0;
253 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
258 static unsigned int serial_pxa_get_mctrl(struct uart_port
*port
)
260 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
261 unsigned char status
;
264 status
= serial_in(up
, UART_MSR
);
267 if (status
& UART_MSR_DCD
)
269 if (status
& UART_MSR_RI
)
271 if (status
& UART_MSR_DSR
)
273 if (status
& UART_MSR_CTS
)
278 static void serial_pxa_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
280 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
281 unsigned char mcr
= 0;
283 if (mctrl
& TIOCM_RTS
)
285 if (mctrl
& TIOCM_DTR
)
287 if (mctrl
& TIOCM_OUT1
)
288 mcr
|= UART_MCR_OUT1
;
289 if (mctrl
& TIOCM_OUT2
)
290 mcr
|= UART_MCR_OUT2
;
291 if (mctrl
& TIOCM_LOOP
)
292 mcr
|= UART_MCR_LOOP
;
296 serial_out(up
, UART_MCR
, mcr
);
299 static void serial_pxa_break_ctl(struct uart_port
*port
, int break_state
)
301 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
304 spin_lock_irqsave(&up
->port
.lock
, flags
);
305 if (break_state
== -1)
306 up
->lcr
|= UART_LCR_SBC
;
308 up
->lcr
&= ~UART_LCR_SBC
;
309 serial_out(up
, UART_LCR
, up
->lcr
);
310 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
314 static void serial_pxa_dma_init(struct pxa_uart
*up
)
317 pxa_request_dma(up
->name
, DMA_PRIO_LOW
, pxa_receive_dma
, up
);
321 pxa_request_dma(up
->name
, DMA_PRIO_LOW
, pxa_transmit_dma
, up
);
324 up
->dmadesc
= kmalloc(4 * sizeof(pxa_dma_desc
), GFP_KERNEL
);
330 pxa_free_dma(up
->txdma
);
332 pxa_free_dma(up
->rxdma
);
338 static int serial_pxa_startup(struct uart_port
*port
)
340 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
344 if (port
->line
== 3) /* HWUART */
345 up
->mcr
|= UART_MCR_AFE
;
349 up
->port
.uartclk
= clk_get_rate(up
->clk
);
354 retval
= request_irq(up
->port
.irq
, serial_pxa_irq
, 0, up
->name
, up
);
359 * Clear the FIFO buffers and disable them.
360 * (they will be reenabled in set_termios())
362 serial_out(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
);
363 serial_out(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
|
364 UART_FCR_CLEAR_RCVR
| UART_FCR_CLEAR_XMIT
);
365 serial_out(up
, UART_FCR
, 0);
368 * Clear the interrupt registers.
370 (void) serial_in(up
, UART_LSR
);
371 (void) serial_in(up
, UART_RX
);
372 (void) serial_in(up
, UART_IIR
);
373 (void) serial_in(up
, UART_MSR
);
376 * Now, initialize the UART
378 serial_out(up
, UART_LCR
, UART_LCR_WLEN8
);
380 spin_lock_irqsave(&up
->port
.lock
, flags
);
381 up
->port
.mctrl
|= TIOCM_OUT2
;
382 serial_pxa_set_mctrl(&up
->port
, up
->port
.mctrl
);
383 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
386 * Finally, enable interrupts. Note: Modem status interrupts
387 * are set via set_termios(), which will be occurring imminently
388 * anyway, so we don't enable them here.
390 up
->ier
= UART_IER_RLSI
| UART_IER_RDI
| UART_IER_RTOIE
| UART_IER_UUE
;
391 serial_out(up
, UART_IER
, up
->ier
);
394 * And clear the interrupt registers again for luck.
396 (void) serial_in(up
, UART_LSR
);
397 (void) serial_in(up
, UART_RX
);
398 (void) serial_in(up
, UART_IIR
);
399 (void) serial_in(up
, UART_MSR
);
404 static void serial_pxa_shutdown(struct uart_port
*port
)
406 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
409 free_irq(up
->port
.irq
, up
);
412 * Disable interrupts from this port
415 serial_out(up
, UART_IER
, 0);
417 spin_lock_irqsave(&up
->port
.lock
, flags
);
418 up
->port
.mctrl
&= ~TIOCM_OUT2
;
419 serial_pxa_set_mctrl(&up
->port
, up
->port
.mctrl
);
420 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
423 * Disable break condition and FIFOs
425 serial_out(up
, UART_LCR
, serial_in(up
, UART_LCR
) & ~UART_LCR_SBC
);
426 serial_out(up
, UART_FCR
, UART_FCR_ENABLE_FIFO
|
427 UART_FCR_CLEAR_RCVR
|
428 UART_FCR_CLEAR_XMIT
);
429 serial_out(up
, UART_FCR
, 0);
433 serial_pxa_set_termios(struct uart_port
*port
, struct ktermios
*termios
,
434 struct ktermios
*old
)
436 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
437 unsigned char cval
, fcr
= 0;
439 unsigned int baud
, quot
;
442 switch (termios
->c_cflag
& CSIZE
) {
444 cval
= UART_LCR_WLEN5
;
447 cval
= UART_LCR_WLEN6
;
450 cval
= UART_LCR_WLEN7
;
454 cval
= UART_LCR_WLEN8
;
458 if (termios
->c_cflag
& CSTOPB
)
459 cval
|= UART_LCR_STOP
;
460 if (termios
->c_cflag
& PARENB
)
461 cval
|= UART_LCR_PARITY
;
462 if (!(termios
->c_cflag
& PARODD
))
463 cval
|= UART_LCR_EPAR
;
466 * Ask the core to calculate the divisor for us.
468 baud
= uart_get_baud_rate(port
, termios
, old
, 0, port
->uartclk
/16);
469 quot
= uart_get_divisor(port
, baud
);
471 if ((up
->port
.uartclk
/ quot
) < (2400 * 16))
472 fcr
= UART_FCR_ENABLE_FIFO
| UART_FCR_PXAR1
;
473 else if ((up
->port
.uartclk
/ quot
) < (230400 * 16))
474 fcr
= UART_FCR_ENABLE_FIFO
| UART_FCR_PXAR8
;
476 fcr
= UART_FCR_ENABLE_FIFO
| UART_FCR_PXAR32
;
479 * Ok, we're now changing the port state. Do it with
480 * interrupts disabled.
482 spin_lock_irqsave(&up
->port
.lock
, flags
);
485 * Ensure the port will be enabled.
486 * This is required especially for serial console.
488 up
->ier
|= UART_IER_UUE
;
491 * Update the per-port timeout.
493 uart_update_timeout(port
, termios
->c_cflag
, baud
);
495 up
->port
.read_status_mask
= UART_LSR_OE
| UART_LSR_THRE
| UART_LSR_DR
;
496 if (termios
->c_iflag
& INPCK
)
497 up
->port
.read_status_mask
|= UART_LSR_FE
| UART_LSR_PE
;
498 if (termios
->c_iflag
& (BRKINT
| PARMRK
))
499 up
->port
.read_status_mask
|= UART_LSR_BI
;
502 * Characters to ignore
504 up
->port
.ignore_status_mask
= 0;
505 if (termios
->c_iflag
& IGNPAR
)
506 up
->port
.ignore_status_mask
|= UART_LSR_PE
| UART_LSR_FE
;
507 if (termios
->c_iflag
& IGNBRK
) {
508 up
->port
.ignore_status_mask
|= UART_LSR_BI
;
510 * If we're ignoring parity and break indicators,
511 * ignore overruns too (for real raw support).
513 if (termios
->c_iflag
& IGNPAR
)
514 up
->port
.ignore_status_mask
|= UART_LSR_OE
;
518 * ignore all characters if CREAD is not set
520 if ((termios
->c_cflag
& CREAD
) == 0)
521 up
->port
.ignore_status_mask
|= UART_LSR_DR
;
524 * CTS flow control flag and modem status interrupts
526 up
->ier
&= ~UART_IER_MSI
;
527 if (UART_ENABLE_MS(&up
->port
, termios
->c_cflag
))
528 up
->ier
|= UART_IER_MSI
;
530 serial_out(up
, UART_IER
, up
->ier
);
532 if (termios
->c_cflag
& CRTSCTS
)
533 up
->mcr
|= UART_MCR_AFE
;
535 up
->mcr
&= ~UART_MCR_AFE
;
537 serial_out(up
, UART_LCR
, cval
| UART_LCR_DLAB
); /* set DLAB */
538 serial_out(up
, UART_DLL
, quot
& 0xff); /* LS of divisor */
541 * work around Errata #75 according to Intel(R) PXA27x Processor Family
542 * Specification Update (Nov 2005)
544 dll
= serial_in(up
, UART_DLL
);
545 WARN_ON(dll
!= (quot
& 0xff));
547 serial_out(up
, UART_DLM
, quot
>> 8); /* MS of divisor */
548 serial_out(up
, UART_LCR
, cval
); /* reset DLAB */
549 up
->lcr
= cval
; /* Save LCR */
550 serial_pxa_set_mctrl(&up
->port
, up
->port
.mctrl
);
551 serial_out(up
, UART_FCR
, fcr
);
552 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
556 serial_pxa_pm(struct uart_port
*port
, unsigned int state
,
557 unsigned int oldstate
)
559 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
564 clk_disable(up
->clk
);
567 static void serial_pxa_release_port(struct uart_port
*port
)
571 static int serial_pxa_request_port(struct uart_port
*port
)
576 static void serial_pxa_config_port(struct uart_port
*port
, int flags
)
578 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
579 up
->port
.type
= PORT_PXA
;
583 serial_pxa_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
585 /* we don't want the core code to modify any port params */
590 serial_pxa_type(struct uart_port
*port
)
592 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
596 static struct uart_pxa_port
*serial_pxa_ports
[4];
597 static struct uart_driver serial_pxa_reg
;
599 #ifdef CONFIG_SERIAL_PXA_CONSOLE
601 #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
604 * Wait for transmitter & holding register to empty
606 static inline void wait_for_xmitr(struct uart_pxa_port
*up
)
608 unsigned int status
, tmout
= 10000;
610 /* Wait up to 10ms for the character(s) to be sent. */
612 status
= serial_in(up
, UART_LSR
);
614 if (status
& UART_LSR_BI
)
615 up
->lsr_break_flag
= UART_LSR_BI
;
620 } while ((status
& BOTH_EMPTY
) != BOTH_EMPTY
);
622 /* Wait up to 1s for flow control if necessary */
623 if (up
->port
.flags
& UPF_CONS_FLOW
) {
626 ((serial_in(up
, UART_MSR
) & UART_MSR_CTS
) == 0))
631 static void serial_pxa_console_putchar(struct uart_port
*port
, int ch
)
633 struct uart_pxa_port
*up
= (struct uart_pxa_port
*)port
;
636 serial_out(up
, UART_TX
, ch
);
640 * Print a string to the serial port trying not to disturb
641 * any possible real use of the port...
643 * The console_lock must be held when we get here.
646 serial_pxa_console_write(struct console
*co
, const char *s
, unsigned int count
)
648 struct uart_pxa_port
*up
= serial_pxa_ports
[co
->index
];
654 * First save the IER then disable the interrupts
656 ier
= serial_in(up
, UART_IER
);
657 serial_out(up
, UART_IER
, UART_IER_UUE
);
659 uart_console_write(&up
->port
, s
, count
, serial_pxa_console_putchar
);
662 * Finally, wait for transmitter to become empty
663 * and restore the IER
666 serial_out(up
, UART_IER
, ier
);
668 clk_disable(up
->clk
);
672 serial_pxa_console_setup(struct console
*co
, char *options
)
674 struct uart_pxa_port
*up
;
680 if (co
->index
== -1 || co
->index
>= serial_pxa_reg
.nr
)
682 up
= serial_pxa_ports
[co
->index
];
687 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
689 return uart_set_options(&up
->port
, co
, baud
, parity
, bits
, flow
);
692 static struct console serial_pxa_console
= {
694 .write
= serial_pxa_console_write
,
695 .device
= uart_console_device
,
696 .setup
= serial_pxa_console_setup
,
697 .flags
= CON_PRINTBUFFER
,
699 .data
= &serial_pxa_reg
,
702 #define PXA_CONSOLE &serial_pxa_console
704 #define PXA_CONSOLE NULL
707 struct uart_ops serial_pxa_pops
= {
708 .tx_empty
= serial_pxa_tx_empty
,
709 .set_mctrl
= serial_pxa_set_mctrl
,
710 .get_mctrl
= serial_pxa_get_mctrl
,
711 .stop_tx
= serial_pxa_stop_tx
,
712 .start_tx
= serial_pxa_start_tx
,
713 .stop_rx
= serial_pxa_stop_rx
,
714 .enable_ms
= serial_pxa_enable_ms
,
715 .break_ctl
= serial_pxa_break_ctl
,
716 .startup
= serial_pxa_startup
,
717 .shutdown
= serial_pxa_shutdown
,
718 .set_termios
= serial_pxa_set_termios
,
720 .type
= serial_pxa_type
,
721 .release_port
= serial_pxa_release_port
,
722 .request_port
= serial_pxa_request_port
,
723 .config_port
= serial_pxa_config_port
,
724 .verify_port
= serial_pxa_verify_port
,
727 static struct uart_driver serial_pxa_reg
= {
728 .owner
= THIS_MODULE
,
729 .driver_name
= "PXA serial",
738 static int serial_pxa_suspend(struct device
*dev
)
740 struct uart_pxa_port
*sport
= dev_get_drvdata(dev
);
743 uart_suspend_port(&serial_pxa_reg
, &sport
->port
);
748 static int serial_pxa_resume(struct device
*dev
)
750 struct uart_pxa_port
*sport
= dev_get_drvdata(dev
);
753 uart_resume_port(&serial_pxa_reg
, &sport
->port
);
758 static const struct dev_pm_ops serial_pxa_pm_ops
= {
759 .suspend
= serial_pxa_suspend
,
760 .resume
= serial_pxa_resume
,
764 static int serial_pxa_probe(struct platform_device
*dev
)
766 struct uart_pxa_port
*sport
;
767 struct resource
*mmres
, *irqres
;
770 mmres
= platform_get_resource(dev
, IORESOURCE_MEM
, 0);
771 irqres
= platform_get_resource(dev
, IORESOURCE_IRQ
, 0);
772 if (!mmres
|| !irqres
)
775 sport
= kzalloc(sizeof(struct uart_pxa_port
), GFP_KERNEL
);
779 sport
->clk
= clk_get(&dev
->dev
, NULL
);
780 if (IS_ERR(sport
->clk
)) {
781 ret
= PTR_ERR(sport
->clk
);
785 sport
->port
.type
= PORT_PXA
;
786 sport
->port
.iotype
= UPIO_MEM
;
787 sport
->port
.mapbase
= mmres
->start
;
788 sport
->port
.irq
= irqres
->start
;
789 sport
->port
.fifosize
= 64;
790 sport
->port
.ops
= &serial_pxa_pops
;
791 sport
->port
.line
= dev
->id
;
792 sport
->port
.dev
= &dev
->dev
;
793 sport
->port
.flags
= UPF_IOREMAP
| UPF_BOOT_AUTOCONF
;
794 sport
->port
.uartclk
= clk_get_rate(sport
->clk
);
797 case 0: sport
->name
= "FFUART"; break;
798 case 1: sport
->name
= "BTUART"; break;
799 case 2: sport
->name
= "STUART"; break;
800 case 3: sport
->name
= "HWUART"; break;
806 sport
->port
.membase
= ioremap(mmres
->start
, resource_size(mmres
));
807 if (!sport
->port
.membase
) {
812 serial_pxa_ports
[dev
->id
] = sport
;
814 uart_add_one_port(&serial_pxa_reg
, &sport
->port
);
815 platform_set_drvdata(dev
, sport
);
826 static int serial_pxa_remove(struct platform_device
*dev
)
828 struct uart_pxa_port
*sport
= platform_get_drvdata(dev
);
830 platform_set_drvdata(dev
, NULL
);
832 uart_remove_one_port(&serial_pxa_reg
, &sport
->port
);
839 static struct platform_driver serial_pxa_driver
= {
840 .probe
= serial_pxa_probe
,
841 .remove
= serial_pxa_remove
,
844 .name
= "pxa2xx-uart",
845 .owner
= THIS_MODULE
,
847 .pm
= &serial_pxa_pm_ops
,
852 int __init
serial_pxa_init(void)
856 ret
= uart_register_driver(&serial_pxa_reg
);
860 ret
= platform_driver_register(&serial_pxa_driver
);
862 uart_unregister_driver(&serial_pxa_reg
);
867 void __exit
serial_pxa_exit(void)
869 platform_driver_unregister(&serial_pxa_driver
);
870 uart_unregister_driver(&serial_pxa_reg
);
873 module_init(serial_pxa_init
);
874 module_exit(serial_pxa_exit
);
876 MODULE_LICENSE("GPL");
877 MODULE_ALIAS("platform:pxa2xx-uart");