2 * Copyright (C) 1998-2000 Michel Aubry
3 * Copyright (C) 1998-2000 Andrzej Krzysztofowicz
4 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
5 * Copyright (C) 2007-2010 Bartlomiej Zolnierkiewicz
6 * Portions copyright (c) 2001 Sun Microsystems
9 * RCC/ServerWorks IDE driver for Linux
11 * OSB4: `Open South Bridge' IDE Interface (fn 1)
12 * supports UDMA mode 2 (33 MB/s)
14 * CSB5: `Champion South Bridge' IDE Interface (fn 1)
15 * all revisions support UDMA mode 4 (66 MB/s)
16 * revision A2.0 and up support UDMA mode 5 (100 MB/s)
18 * *** The CSB5 does not provide ANY register ***
19 * *** to detect 80-conductor cable presence. ***
21 * CSB6: `Champion South Bridge' IDE Interface (optional: third channel)
23 * HT1000: AKA BCM5785 - Hypertransport Southbridge for Opteron systems. IDE
24 * controller same as the CSB6. Single channel ATA100 only.
27 * Available under NDA only. Errata info very hard to get.
31 #include <linux/types.h>
32 #include <linux/module.h>
33 #include <linux/kernel.h>
34 #include <linux/pci.h>
35 #include <linux/ide.h>
36 #include <linux/init.h>
40 #define DRV_NAME "serverworks"
42 #define SVWKS_CSB5_REVISION_NEW 0x92 /* min PCI_REVISION_ID for UDMA5 (A2.0) */
43 #define SVWKS_CSB6_REVISION 0xa0 /* min PCI_REVISION_ID for UDMA4 (A1.0) */
45 /* Seagate Barracuda ATA IV Family drives in UDMA mode 5
46 * can overrun their FIFOs when used with the CSB5 */
47 static const char *svwks_bad_ata100
[] = {
55 static int check_in_drive_lists (ide_drive_t
*drive
, const char **list
)
57 char *m
= (char *)&drive
->id
[ATA_ID_PROD
];
60 if (!strcmp(*list
++, m
))
65 static u8
svwks_udma_filter(ide_drive_t
*drive
)
67 struct pci_dev
*dev
= to_pci_dev(drive
->hwif
->dev
);
69 if (dev
->device
== PCI_DEVICE_ID_SERVERWORKS_HT1000IDE
) {
71 } else if (dev
->revision
< SVWKS_CSB5_REVISION_NEW
) {
74 u8 btr
= 0, mode
, mask
;
76 pci_read_config_byte(dev
, 0x5A, &btr
);
79 /* If someone decides to do UDMA133 on CSB5 the same
80 issue will bite so be inclusive */
81 if (mode
> 2 && check_in_drive_lists(drive
, svwks_bad_ata100
))
85 case 3: mask
= 0x3f; break;
86 case 2: mask
= 0x1f; break;
87 case 1: mask
= 0x07; break;
88 default: mask
= 0x00; break;
95 static u8
svwks_csb_check (struct pci_dev
*dev
)
97 switch (dev
->device
) {
98 case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
:
99 case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE
:
100 case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2
:
101 case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE
:
109 static void svwks_set_pio_mode(ide_hwif_t
*hwif
, ide_drive_t
*drive
)
111 static const u8 pio_modes
[] = { 0x5d, 0x47, 0x34, 0x22, 0x20 };
112 static const u8 drive_pci
[] = { 0x41, 0x40, 0x43, 0x42 };
114 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
115 const u8 pio
= drive
->pio_mode
- XFER_PIO_0
;
117 pci_write_config_byte(dev
, drive_pci
[drive
->dn
], pio_modes
[pio
]);
119 if (svwks_csb_check(dev
)) {
122 pci_read_config_word(dev
, 0x4a, &csb_pio
);
124 csb_pio
&= ~(0x0f << (4 * drive
->dn
));
125 csb_pio
|= (pio
<< (4 * drive
->dn
));
127 pci_write_config_word(dev
, 0x4a, csb_pio
);
131 static void svwks_set_dma_mode(ide_hwif_t
*hwif
, ide_drive_t
*drive
)
133 static const u8 udma_modes
[] = { 0x00, 0x01, 0x02, 0x03, 0x04, 0x05 };
134 static const u8 dma_modes
[] = { 0x77, 0x21, 0x20 };
135 static const u8 drive_pci2
[] = { 0x45, 0x44, 0x47, 0x46 };
137 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
138 const u8 speed
= drive
->dma_mode
;
139 u8 unit
= drive
->dn
& 1;
141 u8 ultra_enable
= 0, ultra_timing
= 0, dma_timing
= 0;
143 pci_read_config_byte(dev
, (0x56|hwif
->channel
), &ultra_timing
);
144 pci_read_config_byte(dev
, 0x54, &ultra_enable
);
146 ultra_timing
&= ~(0x0F << (4*unit
));
147 ultra_enable
&= ~(0x01 << drive
->dn
);
149 if (speed
>= XFER_UDMA_0
) {
150 dma_timing
|= dma_modes
[2];
151 ultra_timing
|= (udma_modes
[speed
- XFER_UDMA_0
] << (4 * unit
));
152 ultra_enable
|= (0x01 << drive
->dn
);
153 } else if (speed
>= XFER_MW_DMA_0
)
154 dma_timing
|= dma_modes
[speed
- XFER_MW_DMA_0
];
156 pci_write_config_byte(dev
, drive_pci2
[drive
->dn
], dma_timing
);
157 pci_write_config_byte(dev
, (0x56|hwif
->channel
), ultra_timing
);
158 pci_write_config_byte(dev
, 0x54, ultra_enable
);
161 static int init_chipset_svwks(struct pci_dev
*dev
)
166 /* force Master Latency Timer value to 64 PCICLKs */
167 pci_write_config_byte(dev
, PCI_LATENCY_TIMER
, 0x40);
169 /* OSB4 : South Bridge and IDE */
170 if (dev
->device
== PCI_DEVICE_ID_SERVERWORKS_OSB4IDE
) {
171 struct pci_dev
*isa_dev
=
172 pci_get_device(PCI_VENDOR_ID_SERVERWORKS
,
173 PCI_DEVICE_ID_SERVERWORKS_OSB4
, NULL
);
175 pci_read_config_dword(isa_dev
, 0x64, ®
);
176 reg
&= ~0x00002000; /* disable 600ns interrupt mask */
177 if(!(reg
& 0x00004000))
178 printk(KERN_DEBUG DRV_NAME
" %s: UDMA not BIOS "
179 "enabled.\n", pci_name(dev
));
180 reg
|= 0x00004000; /* enable UDMA/33 support */
181 pci_write_config_dword(isa_dev
, 0x64, reg
);
182 pci_dev_put(isa_dev
);
186 /* setup CSB5/CSB6 : South Bridge and IDE option RAID */
187 else if ((dev
->device
== PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
) ||
188 (dev
->device
== PCI_DEVICE_ID_SERVERWORKS_CSB6IDE
) ||
189 (dev
->device
== PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2
)) {
191 /* Third Channel Test */
192 if (!(PCI_FUNC(dev
->devfn
) & 1)) {
193 struct pci_dev
* findev
= NULL
;
195 findev
= pci_get_device(PCI_VENDOR_ID_SERVERWORKS
,
196 PCI_DEVICE_ID_SERVERWORKS_CSB5
, NULL
);
198 pci_read_config_dword(findev
, 0x4C, ®4c
);
199 reg4c
&= ~0x000007FF;
202 pci_write_config_dword(findev
, 0x4C, reg4c
);
205 outb_p(0x06, 0x0c00);
206 dev
->irq
= inb_p(0x0c01);
208 struct pci_dev
* findev
= NULL
;
211 findev
= pci_get_device(PCI_VENDOR_ID_SERVERWORKS
,
212 PCI_DEVICE_ID_SERVERWORKS_CSB6
, NULL
);
214 pci_read_config_byte(findev
, 0x41, ®41
);
216 pci_write_config_byte(findev
, 0x41, reg41
);
220 * This is a device pin issue on CSB6.
221 * Since there will be a future raid mode,
222 * early versions of the chipset require the
223 * interrupt pin to be set, and it is a compatibility
226 if ((dev
->class >> 8) == PCI_CLASS_STORAGE_IDE
)
229 // pci_read_config_dword(dev, 0x40, &pioreg)
230 // pci_write_config_dword(dev, 0x40, 0x99999999);
231 // pci_read_config_dword(dev, 0x44, &dmareg);
232 // pci_write_config_dword(dev, 0x44, 0xFFFFFFFF);
233 /* setup the UDMA Control register
235 * 1. clear bit 6 to enable DMA
236 * 2. enable DMA modes with bits 0-1
240 * 11 : udma2/udma4/udma5
242 pci_read_config_byte(dev
, 0x5A, &btr
);
244 if (!(PCI_FUNC(dev
->devfn
) & 1))
247 btr
|= (dev
->revision
>= SVWKS_CSB5_REVISION_NEW
) ? 0x3 : 0x2;
248 pci_write_config_byte(dev
, 0x5A, btr
);
250 /* Setup HT1000 SouthBridge Controller - Single Channel Only */
251 else if (dev
->device
== PCI_DEVICE_ID_SERVERWORKS_HT1000IDE
) {
252 pci_read_config_byte(dev
, 0x5A, &btr
);
255 pci_write_config_byte(dev
, 0x5A, btr
);
261 static u8
ata66_svwks_svwks(ide_hwif_t
*hwif
)
263 return ATA_CBL_PATA80
;
266 /* On Dell PowerEdge servers with a CSB5/CSB6, the top two bits
267 * of the subsystem device ID indicate presence of an 80-pin cable.
268 * Bit 15 clear = secondary IDE channel does not have 80-pin cable.
269 * Bit 15 set = secondary IDE channel has 80-pin cable.
270 * Bit 14 clear = primary IDE channel does not have 80-pin cable.
271 * Bit 14 set = primary IDE channel has 80-pin cable.
273 static u8
ata66_svwks_dell(ide_hwif_t
*hwif
)
275 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
277 if (dev
->subsystem_vendor
== PCI_VENDOR_ID_DELL
&&
278 dev
->vendor
== PCI_VENDOR_ID_SERVERWORKS
&&
279 (dev
->device
== PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
||
280 dev
->device
== PCI_DEVICE_ID_SERVERWORKS_CSB6IDE
))
281 return ((1 << (hwif
->channel
+ 14)) &
282 dev
->subsystem_device
) ? ATA_CBL_PATA80
: ATA_CBL_PATA40
;
283 return ATA_CBL_PATA40
;
286 /* Sun Cobalt Alpine hardware avoids the 80-pin cable
287 * detect issue by attaching the drives directly to the board.
288 * This check follows the Dell precedent (how scary is that?!)
290 * WARNING: this only works on Alpine hardware!
292 static u8
ata66_svwks_cobalt(ide_hwif_t
*hwif
)
294 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
296 if (dev
->subsystem_vendor
== PCI_VENDOR_ID_SUN
&&
297 dev
->vendor
== PCI_VENDOR_ID_SERVERWORKS
&&
298 dev
->device
== PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
)
299 return ((1 << (hwif
->channel
+ 14)) &
300 dev
->subsystem_device
) ? ATA_CBL_PATA80
: ATA_CBL_PATA40
;
301 return ATA_CBL_PATA40
;
304 static u8
svwks_cable_detect(ide_hwif_t
*hwif
)
306 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
309 if (dev
->subsystem_vendor
== PCI_VENDOR_ID_SERVERWORKS
)
310 return ata66_svwks_svwks (hwif
);
313 if (dev
->subsystem_vendor
== PCI_VENDOR_ID_DELL
)
314 return ata66_svwks_dell (hwif
);
317 if (dev
->subsystem_vendor
== PCI_VENDOR_ID_SUN
)
318 return ata66_svwks_cobalt (hwif
);
320 /* Per Specified Design by OEM, and ASIC Architect */
321 if ((dev
->device
== PCI_DEVICE_ID_SERVERWORKS_CSB6IDE
) ||
322 (dev
->device
== PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2
))
323 return ATA_CBL_PATA80
;
325 return ATA_CBL_PATA40
;
328 static const struct ide_port_ops osb4_port_ops
= {
329 .set_pio_mode
= svwks_set_pio_mode
,
330 .set_dma_mode
= svwks_set_dma_mode
,
333 static const struct ide_port_ops svwks_port_ops
= {
334 .set_pio_mode
= svwks_set_pio_mode
,
335 .set_dma_mode
= svwks_set_dma_mode
,
336 .udma_filter
= svwks_udma_filter
,
337 .cable_detect
= svwks_cable_detect
,
340 static const struct ide_port_info serverworks_chipsets
[] = {
343 .init_chipset
= init_chipset_svwks
,
344 .port_ops
= &osb4_port_ops
,
345 .pio_mask
= ATA_PIO4
,
346 .mwdma_mask
= ATA_MWDMA2
,
347 .udma_mask
= 0x00, /* UDMA is problematic on OSB4 */
351 .init_chipset
= init_chipset_svwks
,
352 .port_ops
= &svwks_port_ops
,
353 .pio_mask
= ATA_PIO4
,
354 .mwdma_mask
= ATA_MWDMA2
,
355 .udma_mask
= ATA_UDMA5
,
359 .init_chipset
= init_chipset_svwks
,
360 .port_ops
= &svwks_port_ops
,
361 .pio_mask
= ATA_PIO4
,
362 .mwdma_mask
= ATA_MWDMA2
,
363 .udma_mask
= ATA_UDMA5
,
367 .init_chipset
= init_chipset_svwks
,
368 .port_ops
= &svwks_port_ops
,
369 .host_flags
= IDE_HFLAG_SINGLE
,
370 .pio_mask
= ATA_PIO4
,
371 .mwdma_mask
= ATA_MWDMA2
,
372 .udma_mask
= ATA_UDMA5
,
376 .init_chipset
= init_chipset_svwks
,
377 .port_ops
= &svwks_port_ops
,
378 .host_flags
= IDE_HFLAG_SINGLE
,
379 .pio_mask
= ATA_PIO4
,
380 .mwdma_mask
= ATA_MWDMA2
,
381 .udma_mask
= ATA_UDMA5
,
386 * svwks_init_one - called when a OSB/CSB is found
387 * @dev: the svwks device
388 * @id: the matching pci id
390 * Called when the PCI registration layer (or the IDE initialization)
391 * finds a device matching our IDE device tables.
394 static int svwks_init_one(struct pci_dev
*dev
, const struct pci_device_id
*id
)
396 struct ide_port_info d
;
397 u8 idx
= id
->driver_data
;
399 d
= serverworks_chipsets
[idx
];
402 d
.host_flags
|= IDE_HFLAG_CLEAR_SIMPLEX
;
403 else if (idx
== 2 || idx
== 3) {
404 if ((PCI_FUNC(dev
->devfn
) & 1) == 0) {
405 if (pci_resource_start(dev
, 0) != 0x01f1)
406 d
.host_flags
|= IDE_HFLAG_NON_BOOTABLE
;
407 d
.host_flags
|= IDE_HFLAG_SINGLE
;
409 d
.host_flags
&= ~IDE_HFLAG_SINGLE
;
412 return ide_pci_init_one(dev
, &d
, NULL
);
415 static const struct pci_device_id svwks_pci_tbl
[] = {
416 { PCI_VDEVICE(SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_OSB4IDE
), 0 },
417 { PCI_VDEVICE(SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
), 1 },
418 { PCI_VDEVICE(SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE
), 2 },
419 { PCI_VDEVICE(SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2
), 3 },
420 { PCI_VDEVICE(SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT1000IDE
), 4 },
423 MODULE_DEVICE_TABLE(pci
, svwks_pci_tbl
);
425 static struct pci_driver svwks_pci_driver
= {
426 .name
= "Serverworks_IDE",
427 .id_table
= svwks_pci_tbl
,
428 .probe
= svwks_init_one
,
429 .remove
= ide_pci_remove
,
430 .suspend
= ide_pci_suspend
,
431 .resume
= ide_pci_resume
,
434 static int __init
svwks_ide_init(void)
436 return ide_pci_register_driver(&svwks_pci_driver
);
439 static void __exit
svwks_ide_exit(void)
441 pci_unregister_driver(&svwks_pci_driver
);
444 module_init(svwks_ide_init
);
445 module_exit(svwks_ide_exit
);
447 MODULE_AUTHOR("Michael Aubry. Andrzej Krzysztofowicz, Andre Hedrick, Bartlomiej Zolnierkiewicz");
448 MODULE_DESCRIPTION("PCI driver module for Serverworks OSB4/CSB5/CSB6 IDE");
449 MODULE_LICENSE("GPL");