2 * linux/arch/m32r/platforms/opsput/setup.c
4 * Setup routines for Renesas OPSPUT Board
6 * Copyright (c) 2002-2005
7 * Hiroyuki Kondo, Hirokazu Takata,
8 * Hitoshi Yamamoto, Takeo Takahashi, Mamoru Sakugawa
10 * This file is subject to the terms and conditions of the GNU General
11 * Public License. See the file "COPYING" in the main directory of this
12 * archive for more details.
15 #include <linux/irq.h>
16 #include <linux/kernel.h>
17 #include <linux/init.h>
18 #include <linux/platform_device.h>
24 * OPSP Interrupt Control Unit (Level 1)
26 #define irq2port(x) (M32R_ICU_CR1_PORTL + ((x - 1) * sizeof(unsigned long)))
28 icu_data_t icu_data
[OPSPUT_NUM_CPU_IRQ
];
30 static void disable_opsput_irq(unsigned int irq
)
32 unsigned long port
, data
;
35 data
= icu_data
[irq
].icucr
|M32R_ICUCR_ILEVEL7
;
39 static void enable_opsput_irq(unsigned int irq
)
41 unsigned long port
, data
;
44 data
= icu_data
[irq
].icucr
|M32R_ICUCR_IEN
|M32R_ICUCR_ILEVEL6
;
48 static void mask_opsput(struct irq_data
*data
)
50 disable_opsput_irq(data
->irq
);
53 static void unmask_opsput(struct irq_data
*data
)
55 enable_opsput_irq(data
->irq
);
58 static void shutdown_opsput(struct irq_data
*data
)
62 port
= irq2port(data
->irq
);
63 outl(M32R_ICUCR_ILEVEL7
, port
);
66 static struct irq_chip opsput_irq_type
=
69 .irq_shutdown
= shutdown_opsput
,
70 .irq_mask
= mask_opsput
,
71 .irq_unmask
= unmask_opsput
,
75 * Interrupt Control Unit of PLD on OPSPUT (Level 2)
77 #define irq2pldirq(x) ((x) - OPSPUT_PLD_IRQ_BASE)
78 #define pldirq2port(x) (unsigned long)((int)PLD_ICUCR1 + \
79 (((x) - 1) * sizeof(unsigned short)))
82 unsigned short icucr
; /* ICU Control Register */
85 static pld_icu_data_t pld_icu_data
[OPSPUT_NUM_PLD_IRQ
];
87 static void disable_opsput_pld_irq(unsigned int irq
)
89 unsigned long port
, data
;
92 pldirq
= irq2pldirq(irq
);
93 port
= pldirq2port(pldirq
);
94 data
= pld_icu_data
[pldirq
].icucr
|PLD_ICUCR_ILEVEL7
;
98 static void enable_opsput_pld_irq(unsigned int irq
)
100 unsigned long port
, data
;
103 pldirq
= irq2pldirq(irq
);
104 port
= pldirq2port(pldirq
);
105 data
= pld_icu_data
[pldirq
].icucr
|PLD_ICUCR_IEN
|PLD_ICUCR_ILEVEL6
;
109 static void mask_opsput_pld(struct irq_data
*data
)
111 disable_opsput_pld_irq(data
->irq
);
114 static void unmask_opsput_pld(struct irq_data
*data
)
116 enable_opsput_pld_irq(data
->irq
);
117 enable_opsput_irq(M32R_IRQ_INT1
);
120 static void shutdown_opsput_pld(struct irq_data
*data
)
125 pldirq
= irq2pldirq(data
->irq
);
126 port
= pldirq2port(pldirq
);
127 outw(PLD_ICUCR_ILEVEL7
, port
);
130 static struct irq_chip opsput_pld_irq_type
=
132 .name
= "OPSPUT-PLD-IRQ",
133 .irq_shutdown
= shutdown_opsput_pld
,
134 .irq_mask
= mask_opsput_pld
,
135 .irq_unmask
= unmask_opsput_pld
,
139 * Interrupt Control Unit of PLD on OPSPUT-LAN (Level 2)
141 #define irq2lanpldirq(x) ((x) - OPSPUT_LAN_PLD_IRQ_BASE)
142 #define lanpldirq2port(x) (unsigned long)((int)OPSPUT_LAN_ICUCR1 + \
143 (((x) - 1) * sizeof(unsigned short)))
145 static pld_icu_data_t lanpld_icu_data
[OPSPUT_NUM_LAN_PLD_IRQ
];
147 static void disable_opsput_lanpld_irq(unsigned int irq
)
149 unsigned long port
, data
;
152 pldirq
= irq2lanpldirq(irq
);
153 port
= lanpldirq2port(pldirq
);
154 data
= lanpld_icu_data
[pldirq
].icucr
|PLD_ICUCR_ILEVEL7
;
158 static void enable_opsput_lanpld_irq(unsigned int irq
)
160 unsigned long port
, data
;
163 pldirq
= irq2lanpldirq(irq
);
164 port
= lanpldirq2port(pldirq
);
165 data
= lanpld_icu_data
[pldirq
].icucr
|PLD_ICUCR_IEN
|PLD_ICUCR_ILEVEL6
;
169 static void mask_opsput_lanpld(struct irq_data
*data
)
171 disable_opsput_lanpld_irq(data
->irq
);
174 static void unmask_opsput_lanpld(struct irq_data
*data
)
176 enable_opsput_lanpld_irq(data
->irq
);
177 enable_opsput_irq(M32R_IRQ_INT0
);
180 static void shutdown_opsput_lanpld(struct irq_data
*data
)
185 pldirq
= irq2lanpldirq(data
->irq
);
186 port
= lanpldirq2port(pldirq
);
187 outw(PLD_ICUCR_ILEVEL7
, port
);
190 static struct irq_chip opsput_lanpld_irq_type
=
192 .name
= "OPSPUT-PLD-LAN-IRQ",
193 .irq_shutdown
= shutdown_opsput_lanpld
,
194 .irq_mask
= mask_opsput_lanpld
,
195 .irq_unmask
= unmask_opsput_lanpld
,
199 * Interrupt Control Unit of PLD on OPSPUT-LCD (Level 2)
201 #define irq2lcdpldirq(x) ((x) - OPSPUT_LCD_PLD_IRQ_BASE)
202 #define lcdpldirq2port(x) (unsigned long)((int)OPSPUT_LCD_ICUCR1 + \
203 (((x) - 1) * sizeof(unsigned short)))
205 static pld_icu_data_t lcdpld_icu_data
[OPSPUT_NUM_LCD_PLD_IRQ
];
207 static void disable_opsput_lcdpld_irq(unsigned int irq
)
209 unsigned long port
, data
;
212 pldirq
= irq2lcdpldirq(irq
);
213 port
= lcdpldirq2port(pldirq
);
214 data
= lcdpld_icu_data
[pldirq
].icucr
|PLD_ICUCR_ILEVEL7
;
218 static void enable_opsput_lcdpld_irq(unsigned int irq
)
220 unsigned long port
, data
;
223 pldirq
= irq2lcdpldirq(irq
);
224 port
= lcdpldirq2port(pldirq
);
225 data
= lcdpld_icu_data
[pldirq
].icucr
|PLD_ICUCR_IEN
|PLD_ICUCR_ILEVEL6
;
229 static void mask_opsput_lcdpld(struct irq_data
*data
)
231 disable_opsput_lcdpld_irq(data
->irq
);
234 static void unmask_opsput_lcdpld(struct irq_data
*data
)
236 enable_opsput_lcdpld_irq(data
->irq
);
237 enable_opsput_irq(M32R_IRQ_INT2
);
240 static void shutdown_opsput_lcdpld(struct irq_data
*data
)
245 pldirq
= irq2lcdpldirq(data
->irq
);
246 port
= lcdpldirq2port(pldirq
);
247 outw(PLD_ICUCR_ILEVEL7
, port
);
250 static struct irq_chip opsput_lcdpld_irq_type
= {
251 .name
= "OPSPUT-PLD-LCD-IRQ",
252 .irq_shutdown
= shutdown_opsput_lcdpld
,
253 .irq_mask
= mask_opsput_lcdpld
,
254 .irq_unmask
= unmask_opsput_lcdpld
,
257 void __init
init_IRQ(void)
259 #if defined(CONFIG_SMC91X)
260 /* INT#0: LAN controller on OPSPUT-LAN (SMC91C111)*/
261 irq_set_chip_and_handler(OPSPUT_LAN_IRQ_LAN
, &opsput_lanpld_irq_type
,
263 lanpld_icu_data
[irq2lanpldirq(OPSPUT_LAN_IRQ_LAN
)].icucr
= PLD_ICUCR_IEN
|PLD_ICUCR_ISMOD02
; /* "H" edge sense */
264 disable_opsput_lanpld_irq(OPSPUT_LAN_IRQ_LAN
);
265 #endif /* CONFIG_SMC91X */
267 /* MFT2 : system timer */
268 irq_set_chip_and_handler(M32R_IRQ_MFT2
, &opsput_irq_type
,
270 icu_data
[M32R_IRQ_MFT2
].icucr
= M32R_ICUCR_IEN
;
271 disable_opsput_irq(M32R_IRQ_MFT2
);
274 irq_set_chip_and_handler(M32R_IRQ_SIO0_R
, &opsput_irq_type
,
276 icu_data
[M32R_IRQ_SIO0_R
].icucr
= 0;
277 disable_opsput_irq(M32R_IRQ_SIO0_R
);
280 irq_set_chip_and_handler(M32R_IRQ_SIO0_S
, &opsput_irq_type
,
282 icu_data
[M32R_IRQ_SIO0_S
].icucr
= 0;
283 disable_opsput_irq(M32R_IRQ_SIO0_S
);
286 irq_set_chip_and_handler(M32R_IRQ_SIO1_R
, &opsput_irq_type
,
288 icu_data
[M32R_IRQ_SIO1_R
].icucr
= 0;
289 disable_opsput_irq(M32R_IRQ_SIO1_R
);
292 irq_set_chip_and_handler(M32R_IRQ_SIO1_S
, &opsput_irq_type
,
294 icu_data
[M32R_IRQ_SIO1_S
].icucr
= 0;
295 disable_opsput_irq(M32R_IRQ_SIO1_S
);
298 irq_set_chip_and_handler(M32R_IRQ_DMA1
, &opsput_irq_type
,
300 icu_data
[M32R_IRQ_DMA1
].icucr
= 0;
301 disable_opsput_irq(M32R_IRQ_DMA1
);
303 #ifdef CONFIG_SERIAL_M32R_PLDSIO
304 /* INT#1: SIO0 Receive on PLD */
305 irq_set_chip_and_handler(PLD_IRQ_SIO0_RCV
, &opsput_pld_irq_type
,
307 pld_icu_data
[irq2pldirq(PLD_IRQ_SIO0_RCV
)].icucr
= PLD_ICUCR_IEN
|PLD_ICUCR_ISMOD03
;
308 disable_opsput_pld_irq(PLD_IRQ_SIO0_RCV
);
310 /* INT#1: SIO0 Send on PLD */
311 irq_set_chip_and_handler(PLD_IRQ_SIO0_SND
, &opsput_pld_irq_type
,
313 pld_icu_data
[irq2pldirq(PLD_IRQ_SIO0_SND
)].icucr
= PLD_ICUCR_IEN
|PLD_ICUCR_ISMOD03
;
314 disable_opsput_pld_irq(PLD_IRQ_SIO0_SND
);
315 #endif /* CONFIG_SERIAL_M32R_PLDSIO */
317 /* INT#1: CFC IREQ on PLD */
318 irq_set_chip_and_handler(PLD_IRQ_CFIREQ
, &opsput_pld_irq_type
,
320 pld_icu_data
[irq2pldirq(PLD_IRQ_CFIREQ
)].icucr
= PLD_ICUCR_IEN
|PLD_ICUCR_ISMOD01
; /* 'L' level sense */
321 disable_opsput_pld_irq(PLD_IRQ_CFIREQ
);
323 /* INT#1: CFC Insert on PLD */
324 irq_set_chip_and_handler(PLD_IRQ_CFC_INSERT
, &opsput_pld_irq_type
,
326 pld_icu_data
[irq2pldirq(PLD_IRQ_CFC_INSERT
)].icucr
= PLD_ICUCR_IEN
|PLD_ICUCR_ISMOD00
; /* 'L' edge sense */
327 disable_opsput_pld_irq(PLD_IRQ_CFC_INSERT
);
329 /* INT#1: CFC Eject on PLD */
330 irq_set_chip_and_handler(PLD_IRQ_CFC_EJECT
, &opsput_pld_irq_type
,
332 pld_icu_data
[irq2pldirq(PLD_IRQ_CFC_EJECT
)].icucr
= PLD_ICUCR_IEN
|PLD_ICUCR_ISMOD02
; /* 'H' edge sense */
333 disable_opsput_pld_irq(PLD_IRQ_CFC_EJECT
);
336 * INT0# is used for LAN, DIO
339 icu_data
[M32R_IRQ_INT0
].icucr
= M32R_ICUCR_IEN
|M32R_ICUCR_ISMOD11
;
340 enable_opsput_irq(M32R_IRQ_INT0
);
343 * INT1# is used for UART, MMC, CF Controller in FPGA.
346 icu_data
[M32R_IRQ_INT1
].icucr
= M32R_ICUCR_IEN
|M32R_ICUCR_ISMOD11
;
347 enable_opsput_irq(M32R_IRQ_INT1
);
349 #if defined(CONFIG_USB)
350 outw(USBCR_OTGS
, USBCR
); /* USBCR: non-OTG */
351 irq_set_chip_and_handler(OPSPUT_LCD_IRQ_USB_INT1
,
352 &opsput_lcdpld_irq_type
, handle_level_irq
);
353 lcdpld_icu_data
[irq2lcdpldirq(OPSPUT_LCD_IRQ_USB_INT1
)].icucr
= PLD_ICUCR_IEN
|PLD_ICUCR_ISMOD01
; /* "L" level sense */
354 disable_opsput_lcdpld_irq(OPSPUT_LCD_IRQ_USB_INT1
);
357 * INT2# is used for BAT, USB, AUDIO
360 icu_data
[M32R_IRQ_INT2
].icucr
= M32R_ICUCR_IEN
|M32R_ICUCR_ISMOD01
;
361 enable_opsput_irq(M32R_IRQ_INT2
);
363 #if defined(CONFIG_VIDEO_M32R_AR)
365 * INT3# is used for AR
367 irq_set_chip_and_handler(M32R_IRQ_INT3
, &opsput_irq_type
,
369 icu_data
[M32R_IRQ_INT3
].icucr
= M32R_ICUCR_IEN
|M32R_ICUCR_ISMOD10
;
370 disable_opsput_irq(M32R_IRQ_INT3
);
371 #endif /* CONFIG_VIDEO_M32R_AR */
374 #if defined(CONFIG_SMC91X)
376 #define LAN_IOSTART 0x300
377 #define LAN_IOEND 0x320
378 static struct resource smc91x_resources
[] = {
380 .start
= (LAN_IOSTART
),
382 .flags
= IORESOURCE_MEM
,
385 .start
= OPSPUT_LAN_IRQ_LAN
,
386 .end
= OPSPUT_LAN_IRQ_LAN
,
387 .flags
= IORESOURCE_IRQ
,
391 static struct platform_device smc91x_device
= {
394 .num_resources
= ARRAY_SIZE(smc91x_resources
),
395 .resource
= smc91x_resources
,
399 #if defined(CONFIG_FB_S1D13XXX)
401 #include <video/s1d13xxxfb.h>
402 #include <asm/s1d13806.h>
404 static struct s1d13xxxfb_pdata s1d13xxxfb_data
= {
405 .initregs
= s1d13xxxfb_initregs
,
406 .initregssize
= ARRAY_SIZE(s1d13xxxfb_initregs
),
407 .platform_init_video
= NULL
,
409 .platform_suspend_video
= NULL
,
410 .platform_resume_video
= NULL
,
414 static struct resource s1d13xxxfb_resources
[] = {
416 .start
= 0x10600000UL
,
418 .flags
= IORESOURCE_MEM
,
421 .start
= 0x10400000UL
,
423 .flags
= IORESOURCE_MEM
,
427 static struct platform_device s1d13xxxfb_device
= {
428 .name
= S1D_DEVICENAME
,
431 .platform_data
= &s1d13xxxfb_data
,
433 .num_resources
= ARRAY_SIZE(s1d13xxxfb_resources
),
434 .resource
= s1d13xxxfb_resources
,
438 static int __init
platform_init(void)
440 #if defined(CONFIG_SMC91X)
441 platform_device_register(&smc91x_device
);
443 #if defined(CONFIG_FB_S1D13XXX)
444 platform_device_register(&s1d13xxxfb_device
);
448 arch_initcall(platform_init
);