m68knommu: clean up init code in ColdFire 532x startup
[linux-2.6.git] / arch / arm / plat-mxc / epit.c
blobd3467f818c3397188075801d13343863182707ee
1 /*
2 * linux/arch/arm/plat-mxc/epit.c
4 * Copyright (C) 2010 Sascha Hauer <s.hauer@pengutronix.de>
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
18 * MA 02110-1301, USA.
21 #define EPITCR 0x00
22 #define EPITSR 0x04
23 #define EPITLR 0x08
24 #define EPITCMPR 0x0c
25 #define EPITCNR 0x10
27 #define EPITCR_EN (1 << 0)
28 #define EPITCR_ENMOD (1 << 1)
29 #define EPITCR_OCIEN (1 << 2)
30 #define EPITCR_RLD (1 << 3)
31 #define EPITCR_PRESC(x) (((x) & 0xfff) << 4)
32 #define EPITCR_SWR (1 << 16)
33 #define EPITCR_IOVW (1 << 17)
34 #define EPITCR_DBGEN (1 << 18)
35 #define EPITCR_WAITEN (1 << 19)
36 #define EPITCR_RES (1 << 20)
37 #define EPITCR_STOPEN (1 << 21)
38 #define EPITCR_OM_DISCON (0 << 22)
39 #define EPITCR_OM_TOGGLE (1 << 22)
40 #define EPITCR_OM_CLEAR (2 << 22)
41 #define EPITCR_OM_SET (3 << 22)
42 #define EPITCR_CLKSRC_OFF (0 << 24)
43 #define EPITCR_CLKSRC_PERIPHERAL (1 << 24)
44 #define EPITCR_CLKSRC_REF_HIGH (1 << 24)
45 #define EPITCR_CLKSRC_REF_LOW (3 << 24)
47 #define EPITSR_OCIF (1 << 0)
49 #include <linux/interrupt.h>
50 #include <linux/irq.h>
51 #include <linux/clockchips.h>
52 #include <linux/clk.h>
54 #include <mach/hardware.h>
55 #include <asm/mach/time.h>
56 #include <mach/common.h>
58 static struct clock_event_device clockevent_epit;
59 static enum clock_event_mode clockevent_mode = CLOCK_EVT_MODE_UNUSED;
61 static void __iomem *timer_base;
63 static inline void epit_irq_disable(void)
65 u32 val;
67 val = __raw_readl(timer_base + EPITCR);
68 val &= ~EPITCR_OCIEN;
69 __raw_writel(val, timer_base + EPITCR);
72 static inline void epit_irq_enable(void)
74 u32 val;
76 val = __raw_readl(timer_base + EPITCR);
77 val |= EPITCR_OCIEN;
78 __raw_writel(val, timer_base + EPITCR);
81 static void epit_irq_acknowledge(void)
83 __raw_writel(EPITSR_OCIF, timer_base + EPITSR);
86 static int __init epit_clocksource_init(struct clk *timer_clk)
88 unsigned int c = clk_get_rate(timer_clk);
90 return clocksource_mmio_init(timer_base + EPITCNR, "epit", c, 200, 32,
91 clocksource_mmio_readl_down);
94 /* clock event */
96 static int epit_set_next_event(unsigned long evt,
97 struct clock_event_device *unused)
99 unsigned long tcmp;
101 tcmp = __raw_readl(timer_base + EPITCNR);
103 __raw_writel(tcmp - evt, timer_base + EPITCMPR);
105 return 0;
108 static void epit_set_mode(enum clock_event_mode mode,
109 struct clock_event_device *evt)
111 unsigned long flags;
114 * The timer interrupt generation is disabled at least
115 * for enough time to call epit_set_next_event()
117 local_irq_save(flags);
119 /* Disable interrupt in GPT module */
120 epit_irq_disable();
122 if (mode != clockevent_mode) {
123 /* Set event time into far-far future */
125 /* Clear pending interrupt */
126 epit_irq_acknowledge();
129 /* Remember timer mode */
130 clockevent_mode = mode;
131 local_irq_restore(flags);
133 switch (mode) {
134 case CLOCK_EVT_MODE_PERIODIC:
135 printk(KERN_ERR "epit_set_mode: Periodic mode is not "
136 "supported for i.MX EPIT\n");
137 break;
138 case CLOCK_EVT_MODE_ONESHOT:
140 * Do not put overhead of interrupt enable/disable into
141 * epit_set_next_event(), the core has about 4 minutes
142 * to call epit_set_next_event() or shutdown clock after
143 * mode switching
145 local_irq_save(flags);
146 epit_irq_enable();
147 local_irq_restore(flags);
148 break;
149 case CLOCK_EVT_MODE_SHUTDOWN:
150 case CLOCK_EVT_MODE_UNUSED:
151 case CLOCK_EVT_MODE_RESUME:
152 /* Left event sources disabled, no more interrupts appear */
153 break;
158 * IRQ handler for the timer
160 static irqreturn_t epit_timer_interrupt(int irq, void *dev_id)
162 struct clock_event_device *evt = &clockevent_epit;
164 epit_irq_acknowledge();
166 evt->event_handler(evt);
168 return IRQ_HANDLED;
171 static struct irqaction epit_timer_irq = {
172 .name = "i.MX EPIT Timer Tick",
173 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
174 .handler = epit_timer_interrupt,
177 static struct clock_event_device clockevent_epit = {
178 .name = "epit",
179 .features = CLOCK_EVT_FEAT_ONESHOT,
180 .shift = 32,
181 .set_mode = epit_set_mode,
182 .set_next_event = epit_set_next_event,
183 .rating = 200,
186 static int __init epit_clockevent_init(struct clk *timer_clk)
188 unsigned int c = clk_get_rate(timer_clk);
190 clockevent_epit.mult = div_sc(c, NSEC_PER_SEC,
191 clockevent_epit.shift);
192 clockevent_epit.max_delta_ns =
193 clockevent_delta2ns(0xfffffffe, &clockevent_epit);
194 clockevent_epit.min_delta_ns =
195 clockevent_delta2ns(0x800, &clockevent_epit);
197 clockevent_epit.cpumask = cpumask_of(0);
199 clockevents_register_device(&clockevent_epit);
201 return 0;
204 void __init epit_timer_init(struct clk *timer_clk, void __iomem *base, int irq)
206 clk_enable(timer_clk);
208 timer_base = base;
211 * Initialise to a known state (all timers off, and timing reset)
213 __raw_writel(0x0, timer_base + EPITCR);
215 __raw_writel(0xffffffff, timer_base + EPITLR);
216 __raw_writel(EPITCR_EN | EPITCR_CLKSRC_REF_HIGH | EPITCR_WAITEN,
217 timer_base + EPITCR);
219 /* init and register the timer to the framework */
220 epit_clocksource_init(timer_clk);
221 epit_clockevent_init(timer_clk);
223 /* Make irqs happen */
224 setup_irq(irq, &epit_timer_irq);