ARM: imx: Add mx53 support to common msl functions.
[linux-2.6.git] / drivers / pci / msi.c
blob7c24dcef29897fce34da71e112669f045fdd820e
1 /*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
9 #include <linux/err.h>
10 #include <linux/mm.h>
11 #include <linux/irq.h>
12 #include <linux/interrupt.h>
13 #include <linux/init.h>
14 #include <linux/ioport.h>
15 #include <linux/pci.h>
16 #include <linux/proc_fs.h>
17 #include <linux/msi.h>
18 #include <linux/smp.h>
19 #include <linux/errno.h>
20 #include <linux/io.h>
21 #include <linux/slab.h>
23 #include "pci.h"
24 #include "msi.h"
26 static int pci_msi_enable = 1;
28 /* Arch hooks */
30 #ifndef arch_msi_check_device
31 int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
33 return 0;
35 #endif
37 #ifndef arch_setup_msi_irqs
38 # define arch_setup_msi_irqs default_setup_msi_irqs
39 # define HAVE_DEFAULT_MSI_SETUP_IRQS
40 #endif
42 #ifdef HAVE_DEFAULT_MSI_SETUP_IRQS
43 int default_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
45 struct msi_desc *entry;
46 int ret;
49 * If an architecture wants to support multiple MSI, it needs to
50 * override arch_setup_msi_irqs()
52 if (type == PCI_CAP_ID_MSI && nvec > 1)
53 return 1;
55 list_for_each_entry(entry, &dev->msi_list, list) {
56 ret = arch_setup_msi_irq(dev, entry);
57 if (ret < 0)
58 return ret;
59 if (ret > 0)
60 return -ENOSPC;
63 return 0;
65 #endif
67 #ifndef arch_teardown_msi_irqs
68 # define arch_teardown_msi_irqs default_teardown_msi_irqs
69 # define HAVE_DEFAULT_MSI_TEARDOWN_IRQS
70 #endif
72 #ifdef HAVE_DEFAULT_MSI_TEARDOWN_IRQS
73 void default_teardown_msi_irqs(struct pci_dev *dev)
75 struct msi_desc *entry;
77 list_for_each_entry(entry, &dev->msi_list, list) {
78 int i, nvec;
79 if (entry->irq == 0)
80 continue;
81 nvec = 1 << entry->msi_attrib.multiple;
82 for (i = 0; i < nvec; i++)
83 arch_teardown_msi_irq(entry->irq + i);
86 #endif
88 static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
90 u16 control;
92 BUG_ON(!pos);
94 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
95 control &= ~PCI_MSI_FLAGS_ENABLE;
96 if (enable)
97 control |= PCI_MSI_FLAGS_ENABLE;
98 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
101 static void msix_set_enable(struct pci_dev *dev, int enable)
103 int pos;
104 u16 control;
106 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
107 if (pos) {
108 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
109 control &= ~PCI_MSIX_FLAGS_ENABLE;
110 if (enable)
111 control |= PCI_MSIX_FLAGS_ENABLE;
112 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
116 static inline __attribute_const__ u32 msi_mask(unsigned x)
118 /* Don't shift by >= width of type */
119 if (x >= 5)
120 return 0xffffffff;
121 return (1 << (1 << x)) - 1;
124 static inline __attribute_const__ u32 msi_capable_mask(u16 control)
126 return msi_mask((control >> 1) & 7);
129 static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
131 return msi_mask((control >> 4) & 7);
135 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
136 * mask all MSI interrupts by clearing the MSI enable bit does not work
137 * reliably as devices without an INTx disable bit will then generate a
138 * level IRQ which will never be cleared.
140 static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
142 u32 mask_bits = desc->masked;
144 if (!desc->msi_attrib.maskbit)
145 return 0;
147 mask_bits &= ~mask;
148 mask_bits |= flag;
149 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
151 return mask_bits;
154 static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
156 desc->masked = __msi_mask_irq(desc, mask, flag);
160 * This internal function does not flush PCI writes to the device.
161 * All users must ensure that they read from the device before either
162 * assuming that the device state is up to date, or returning out of this
163 * file. This saves a few milliseconds when initialising devices with lots
164 * of MSI-X interrupts.
166 static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
168 u32 mask_bits = desc->masked;
169 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
170 PCI_MSIX_ENTRY_VECTOR_CTRL;
171 mask_bits &= ~1;
172 mask_bits |= flag;
173 writel(mask_bits, desc->mask_base + offset);
175 return mask_bits;
178 static void msix_mask_irq(struct msi_desc *desc, u32 flag)
180 desc->masked = __msix_mask_irq(desc, flag);
183 static void msi_set_mask_bit(struct irq_data *data, u32 flag)
185 struct msi_desc *desc = irq_data_get_msi(data);
187 if (desc->msi_attrib.is_msix) {
188 msix_mask_irq(desc, flag);
189 readl(desc->mask_base); /* Flush write to device */
190 } else {
191 unsigned offset = data->irq - desc->dev->irq;
192 msi_mask_irq(desc, 1 << offset, flag << offset);
196 void mask_msi_irq(struct irq_data *data)
198 msi_set_mask_bit(data, 1);
201 void unmask_msi_irq(struct irq_data *data)
203 msi_set_mask_bit(data, 0);
206 void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
208 BUG_ON(entry->dev->current_state != PCI_D0);
210 if (entry->msi_attrib.is_msix) {
211 void __iomem *base = entry->mask_base +
212 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
214 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
215 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
216 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
217 } else {
218 struct pci_dev *dev = entry->dev;
219 int pos = entry->msi_attrib.pos;
220 u16 data;
222 pci_read_config_dword(dev, msi_lower_address_reg(pos),
223 &msg->address_lo);
224 if (entry->msi_attrib.is_64) {
225 pci_read_config_dword(dev, msi_upper_address_reg(pos),
226 &msg->address_hi);
227 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
228 } else {
229 msg->address_hi = 0;
230 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
232 msg->data = data;
236 void read_msi_msg(unsigned int irq, struct msi_msg *msg)
238 struct msi_desc *entry = get_irq_msi(irq);
240 __read_msi_msg(entry, msg);
243 void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
245 /* Assert that the cache is valid, assuming that
246 * valid messages are not all-zeroes. */
247 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
248 entry->msg.data));
250 *msg = entry->msg;
253 void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
255 struct msi_desc *entry = get_irq_msi(irq);
257 __get_cached_msi_msg(entry, msg);
260 void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
262 if (entry->dev->current_state != PCI_D0) {
263 /* Don't touch the hardware now */
264 } else if (entry->msi_attrib.is_msix) {
265 void __iomem *base;
266 base = entry->mask_base +
267 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
269 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
270 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
271 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
272 } else {
273 struct pci_dev *dev = entry->dev;
274 int pos = entry->msi_attrib.pos;
275 u16 msgctl;
277 pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
278 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
279 msgctl |= entry->msi_attrib.multiple << 4;
280 pci_write_config_word(dev, msi_control_reg(pos), msgctl);
282 pci_write_config_dword(dev, msi_lower_address_reg(pos),
283 msg->address_lo);
284 if (entry->msi_attrib.is_64) {
285 pci_write_config_dword(dev, msi_upper_address_reg(pos),
286 msg->address_hi);
287 pci_write_config_word(dev, msi_data_reg(pos, 1),
288 msg->data);
289 } else {
290 pci_write_config_word(dev, msi_data_reg(pos, 0),
291 msg->data);
294 entry->msg = *msg;
297 void write_msi_msg(unsigned int irq, struct msi_msg *msg)
299 struct msi_desc *entry = get_irq_msi(irq);
301 __write_msi_msg(entry, msg);
304 static void free_msi_irqs(struct pci_dev *dev)
306 struct msi_desc *entry, *tmp;
308 list_for_each_entry(entry, &dev->msi_list, list) {
309 int i, nvec;
310 if (!entry->irq)
311 continue;
312 nvec = 1 << entry->msi_attrib.multiple;
313 for (i = 0; i < nvec; i++)
314 BUG_ON(irq_has_action(entry->irq + i));
317 arch_teardown_msi_irqs(dev);
319 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
320 if (entry->msi_attrib.is_msix) {
321 if (list_is_last(&entry->list, &dev->msi_list))
322 iounmap(entry->mask_base);
324 list_del(&entry->list);
325 kfree(entry);
329 static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
331 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
332 if (!desc)
333 return NULL;
335 INIT_LIST_HEAD(&desc->list);
336 desc->dev = dev;
338 return desc;
341 static void pci_intx_for_msi(struct pci_dev *dev, int enable)
343 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
344 pci_intx(dev, enable);
347 static void __pci_restore_msi_state(struct pci_dev *dev)
349 int pos;
350 u16 control;
351 struct msi_desc *entry;
353 if (!dev->msi_enabled)
354 return;
356 entry = get_irq_msi(dev->irq);
357 pos = entry->msi_attrib.pos;
359 pci_intx_for_msi(dev, 0);
360 msi_set_enable(dev, pos, 0);
361 write_msi_msg(dev->irq, &entry->msg);
363 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
364 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
365 control &= ~PCI_MSI_FLAGS_QSIZE;
366 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
367 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
370 static void __pci_restore_msix_state(struct pci_dev *dev)
372 int pos;
373 struct msi_desc *entry;
374 u16 control;
376 if (!dev->msix_enabled)
377 return;
378 BUG_ON(list_empty(&dev->msi_list));
379 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
380 pos = entry->msi_attrib.pos;
381 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
383 /* route the table */
384 pci_intx_for_msi(dev, 0);
385 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
386 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
388 list_for_each_entry(entry, &dev->msi_list, list) {
389 write_msi_msg(entry->irq, &entry->msg);
390 msix_mask_irq(entry, entry->masked);
393 control &= ~PCI_MSIX_FLAGS_MASKALL;
394 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
397 void pci_restore_msi_state(struct pci_dev *dev)
399 __pci_restore_msi_state(dev);
400 __pci_restore_msix_state(dev);
402 EXPORT_SYMBOL_GPL(pci_restore_msi_state);
405 * msi_capability_init - configure device's MSI capability structure
406 * @dev: pointer to the pci_dev data structure of MSI device function
407 * @nvec: number of interrupts to allocate
409 * Setup the MSI capability structure of the device with the requested
410 * number of interrupts. A return value of zero indicates the successful
411 * setup of an entry with the new MSI irq. A negative return value indicates
412 * an error, and a positive return value indicates the number of interrupts
413 * which could have been allocated.
415 static int msi_capability_init(struct pci_dev *dev, int nvec)
417 struct msi_desc *entry;
418 int pos, ret;
419 u16 control;
420 unsigned mask;
422 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
423 msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
425 pci_read_config_word(dev, msi_control_reg(pos), &control);
426 /* MSI Entry Initialization */
427 entry = alloc_msi_entry(dev);
428 if (!entry)
429 return -ENOMEM;
431 entry->msi_attrib.is_msix = 0;
432 entry->msi_attrib.is_64 = is_64bit_address(control);
433 entry->msi_attrib.entry_nr = 0;
434 entry->msi_attrib.maskbit = is_mask_bit_support(control);
435 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
436 entry->msi_attrib.pos = pos;
438 entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
439 /* All MSIs are unmasked by default, Mask them all */
440 if (entry->msi_attrib.maskbit)
441 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
442 mask = msi_capable_mask(control);
443 msi_mask_irq(entry, mask, mask);
445 list_add_tail(&entry->list, &dev->msi_list);
447 /* Configure MSI capability structure */
448 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
449 if (ret) {
450 msi_mask_irq(entry, mask, ~mask);
451 free_msi_irqs(dev);
452 return ret;
455 /* Set MSI enabled bits */
456 pci_intx_for_msi(dev, 0);
457 msi_set_enable(dev, pos, 1);
458 dev->msi_enabled = 1;
460 dev->irq = entry->irq;
461 return 0;
464 static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos,
465 unsigned nr_entries)
467 resource_size_t phys_addr;
468 u32 table_offset;
469 u8 bir;
471 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
472 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
473 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
474 phys_addr = pci_resource_start(dev, bir) + table_offset;
476 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
479 static int msix_setup_entries(struct pci_dev *dev, unsigned pos,
480 void __iomem *base, struct msix_entry *entries,
481 int nvec)
483 struct msi_desc *entry;
484 int i;
486 for (i = 0; i < nvec; i++) {
487 entry = alloc_msi_entry(dev);
488 if (!entry) {
489 if (!i)
490 iounmap(base);
491 else
492 free_msi_irqs(dev);
493 /* No enough memory. Don't try again */
494 return -ENOMEM;
497 entry->msi_attrib.is_msix = 1;
498 entry->msi_attrib.is_64 = 1;
499 entry->msi_attrib.entry_nr = entries[i].entry;
500 entry->msi_attrib.default_irq = dev->irq;
501 entry->msi_attrib.pos = pos;
502 entry->mask_base = base;
504 list_add_tail(&entry->list, &dev->msi_list);
507 return 0;
510 static void msix_program_entries(struct pci_dev *dev,
511 struct msix_entry *entries)
513 struct msi_desc *entry;
514 int i = 0;
516 list_for_each_entry(entry, &dev->msi_list, list) {
517 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
518 PCI_MSIX_ENTRY_VECTOR_CTRL;
520 entries[i].vector = entry->irq;
521 set_irq_msi(entry->irq, entry);
522 entry->masked = readl(entry->mask_base + offset);
523 msix_mask_irq(entry, 1);
524 i++;
529 * msix_capability_init - configure device's MSI-X capability
530 * @dev: pointer to the pci_dev data structure of MSI-X device function
531 * @entries: pointer to an array of struct msix_entry entries
532 * @nvec: number of @entries
534 * Setup the MSI-X capability structure of device function with a
535 * single MSI-X irq. A return of zero indicates the successful setup of
536 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
538 static int msix_capability_init(struct pci_dev *dev,
539 struct msix_entry *entries, int nvec)
541 int pos, ret;
542 u16 control;
543 void __iomem *base;
545 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
546 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
548 /* Ensure MSI-X is disabled while it is set up */
549 control &= ~PCI_MSIX_FLAGS_ENABLE;
550 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
552 /* Request & Map MSI-X table region */
553 base = msix_map_region(dev, pos, multi_msix_capable(control));
554 if (!base)
555 return -ENOMEM;
557 ret = msix_setup_entries(dev, pos, base, entries, nvec);
558 if (ret)
559 return ret;
561 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
562 if (ret)
563 goto error;
566 * Some devices require MSI-X to be enabled before we can touch the
567 * MSI-X registers. We need to mask all the vectors to prevent
568 * interrupts coming in before they're fully set up.
570 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
571 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
573 msix_program_entries(dev, entries);
575 /* Set MSI-X enabled bits and unmask the function */
576 pci_intx_for_msi(dev, 0);
577 dev->msix_enabled = 1;
579 control &= ~PCI_MSIX_FLAGS_MASKALL;
580 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
582 return 0;
584 error:
585 if (ret < 0) {
587 * If we had some success, report the number of irqs
588 * we succeeded in setting up.
590 struct msi_desc *entry;
591 int avail = 0;
593 list_for_each_entry(entry, &dev->msi_list, list) {
594 if (entry->irq != 0)
595 avail++;
597 if (avail != 0)
598 ret = avail;
601 free_msi_irqs(dev);
603 return ret;
607 * pci_msi_check_device - check whether MSI may be enabled on a device
608 * @dev: pointer to the pci_dev data structure of MSI device function
609 * @nvec: how many MSIs have been requested ?
610 * @type: are we checking for MSI or MSI-X ?
612 * Look at global flags, the device itself, and its parent busses
613 * to determine if MSI/-X are supported for the device. If MSI/-X is
614 * supported return 0, else return an error code.
616 static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
618 struct pci_bus *bus;
619 int ret;
621 /* MSI must be globally enabled and supported by the device */
622 if (!pci_msi_enable || !dev || dev->no_msi)
623 return -EINVAL;
626 * You can't ask to have 0 or less MSIs configured.
627 * a) it's stupid ..
628 * b) the list manipulation code assumes nvec >= 1.
630 if (nvec < 1)
631 return -ERANGE;
634 * Any bridge which does NOT route MSI transactions from its
635 * secondary bus to its primary bus must set NO_MSI flag on
636 * the secondary pci_bus.
637 * We expect only arch-specific PCI host bus controller driver
638 * or quirks for specific PCI bridges to be setting NO_MSI.
640 for (bus = dev->bus; bus; bus = bus->parent)
641 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
642 return -EINVAL;
644 ret = arch_msi_check_device(dev, nvec, type);
645 if (ret)
646 return ret;
648 if (!pci_find_capability(dev, type))
649 return -EINVAL;
651 return 0;
655 * pci_enable_msi_block - configure device's MSI capability structure
656 * @dev: device to configure
657 * @nvec: number of interrupts to configure
659 * Allocate IRQs for a device with the MSI capability.
660 * This function returns a negative errno if an error occurs. If it
661 * is unable to allocate the number of interrupts requested, it returns
662 * the number of interrupts it might be able to allocate. If it successfully
663 * allocates at least the number of interrupts requested, it returns 0 and
664 * updates the @dev's irq member to the lowest new interrupt number; the
665 * other interrupt numbers allocated to this device are consecutive.
667 int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
669 int status, pos, maxvec;
670 u16 msgctl;
672 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
673 if (!pos)
674 return -EINVAL;
675 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
676 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
677 if (nvec > maxvec)
678 return maxvec;
680 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
681 if (status)
682 return status;
684 WARN_ON(!!dev->msi_enabled);
686 /* Check whether driver already requested MSI-X irqs */
687 if (dev->msix_enabled) {
688 dev_info(&dev->dev, "can't enable MSI "
689 "(MSI-X already enabled)\n");
690 return -EINVAL;
693 status = msi_capability_init(dev, nvec);
694 return status;
696 EXPORT_SYMBOL(pci_enable_msi_block);
698 void pci_msi_shutdown(struct pci_dev *dev)
700 struct msi_desc *desc;
701 u32 mask;
702 u16 ctrl;
703 unsigned pos;
705 if (!pci_msi_enable || !dev || !dev->msi_enabled)
706 return;
708 BUG_ON(list_empty(&dev->msi_list));
709 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
710 pos = desc->msi_attrib.pos;
712 msi_set_enable(dev, pos, 0);
713 pci_intx_for_msi(dev, 1);
714 dev->msi_enabled = 0;
716 /* Return the device with MSI unmasked as initial states */
717 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
718 mask = msi_capable_mask(ctrl);
719 /* Keep cached state to be restored */
720 __msi_mask_irq(desc, mask, ~mask);
722 /* Restore dev->irq to its default pin-assertion irq */
723 dev->irq = desc->msi_attrib.default_irq;
726 void pci_disable_msi(struct pci_dev *dev)
728 if (!pci_msi_enable || !dev || !dev->msi_enabled)
729 return;
731 pci_msi_shutdown(dev);
732 free_msi_irqs(dev);
734 EXPORT_SYMBOL(pci_disable_msi);
737 * pci_msix_table_size - return the number of device's MSI-X table entries
738 * @dev: pointer to the pci_dev data structure of MSI-X device function
740 int pci_msix_table_size(struct pci_dev *dev)
742 int pos;
743 u16 control;
745 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
746 if (!pos)
747 return 0;
749 pci_read_config_word(dev, msi_control_reg(pos), &control);
750 return multi_msix_capable(control);
754 * pci_enable_msix - configure device's MSI-X capability structure
755 * @dev: pointer to the pci_dev data structure of MSI-X device function
756 * @entries: pointer to an array of MSI-X entries
757 * @nvec: number of MSI-X irqs requested for allocation by device driver
759 * Setup the MSI-X capability structure of device function with the number
760 * of requested irqs upon its software driver call to request for
761 * MSI-X mode enabled on its hardware device function. A return of zero
762 * indicates the successful configuration of MSI-X capability structure
763 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
764 * Or a return of > 0 indicates that driver request is exceeding the number
765 * of irqs or MSI-X vectors available. Driver should use the returned value to
766 * re-send its request.
768 int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
770 int status, nr_entries;
771 int i, j;
773 if (!entries)
774 return -EINVAL;
776 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
777 if (status)
778 return status;
780 nr_entries = pci_msix_table_size(dev);
781 if (nvec > nr_entries)
782 return nr_entries;
784 /* Check for any invalid entries */
785 for (i = 0; i < nvec; i++) {
786 if (entries[i].entry >= nr_entries)
787 return -EINVAL; /* invalid entry */
788 for (j = i + 1; j < nvec; j++) {
789 if (entries[i].entry == entries[j].entry)
790 return -EINVAL; /* duplicate entry */
793 WARN_ON(!!dev->msix_enabled);
795 /* Check whether driver already requested for MSI irq */
796 if (dev->msi_enabled) {
797 dev_info(&dev->dev, "can't enable MSI-X "
798 "(MSI IRQ already assigned)\n");
799 return -EINVAL;
801 status = msix_capability_init(dev, entries, nvec);
802 return status;
804 EXPORT_SYMBOL(pci_enable_msix);
806 void pci_msix_shutdown(struct pci_dev *dev)
808 struct msi_desc *entry;
810 if (!pci_msi_enable || !dev || !dev->msix_enabled)
811 return;
813 /* Return the device with MSI-X masked as initial states */
814 list_for_each_entry(entry, &dev->msi_list, list) {
815 /* Keep cached states to be restored */
816 __msix_mask_irq(entry, 1);
819 msix_set_enable(dev, 0);
820 pci_intx_for_msi(dev, 1);
821 dev->msix_enabled = 0;
824 void pci_disable_msix(struct pci_dev *dev)
826 if (!pci_msi_enable || !dev || !dev->msix_enabled)
827 return;
829 pci_msix_shutdown(dev);
830 free_msi_irqs(dev);
832 EXPORT_SYMBOL(pci_disable_msix);
835 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
836 * @dev: pointer to the pci_dev data structure of MSI(X) device function
838 * Being called during hotplug remove, from which the device function
839 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
840 * allocated for this device function, are reclaimed to unused state,
841 * which may be used later on.
843 void msi_remove_pci_irq_vectors(struct pci_dev *dev)
845 if (!pci_msi_enable || !dev)
846 return;
848 if (dev->msi_enabled || dev->msix_enabled)
849 free_msi_irqs(dev);
852 void pci_no_msi(void)
854 pci_msi_enable = 0;
858 * pci_msi_enabled - is MSI enabled?
860 * Returns true if MSI has not been disabled by the command-line option
861 * pci=nomsi.
863 int pci_msi_enabled(void)
865 return pci_msi_enable;
867 EXPORT_SYMBOL(pci_msi_enabled);
869 void pci_msi_init_pci_dev(struct pci_dev *dev)
871 INIT_LIST_HEAD(&dev->msi_list);