2 * Copyright (c) 2006-2008 Simtec Electronics
3 * http://armlinux.simtec.co.uk/
4 * Ben Dooks <ben@simtec.co.uk>
6 * S3C2410 CPU Frequency scaling
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #include <linux/init.h>
14 #include <linux/module.h>
15 #include <linux/interrupt.h>
16 #include <linux/ioport.h>
17 #include <linux/cpufreq.h>
18 #include <linux/device.h>
19 #include <linux/clk.h>
20 #include <linux/err.h>
23 #include <asm/mach/arch.h>
24 #include <asm/mach/map.h>
26 #include <mach/regs-clock.h>
29 #include <plat/clock.h>
30 #include <plat/cpu-freq-core.h>
32 /* Note, 2410A has an extra mode for 1:4:4 ratio, bit 2 of CLKDIV */
34 static void s3c2410_cpufreq_setdivs(struct s3c_cpufreq_config
*cfg
)
38 if (cfg
->divs
.h_divisor
== 2)
39 clkdiv
|= S3C2410_CLKDIVN_HDIVN
;
41 if (cfg
->divs
.p_divisor
!= cfg
->divs
.h_divisor
)
42 clkdiv
|= S3C2410_CLKDIVN_PDIVN
;
44 __raw_writel(clkdiv
, S3C2410_CLKDIVN
);
47 static int s3c2410_cpufreq_calcdivs(struct s3c_cpufreq_config
*cfg
)
49 unsigned long hclk
, fclk
, pclk
;
50 unsigned int hdiv
, pdiv
;
51 unsigned long hclk_max
;
53 fclk
= cfg
->freq
.fclk
;
54 hclk_max
= cfg
->max
.hclk
;
56 cfg
->freq
.armclk
= fclk
;
58 s3c_freq_dbg("%s: fclk is %lu, max hclk %lu\n",
59 __func__
, fclk
, hclk_max
);
61 hdiv
= (fclk
> cfg
->max
.hclk
) ? 2 : 1;
64 if (hclk
> cfg
->max
.hclk
) {
65 s3c_freq_dbg("%s: hclk too big\n", __func__
);
69 pdiv
= (hclk
> cfg
->max
.pclk
) ? 2 : 1;
72 if (pclk
> cfg
->max
.pclk
) {
73 s3c_freq_dbg("%s: pclk too big\n", __func__
);
79 /* record the result */
80 cfg
->divs
.p_divisor
= pdiv
;
81 cfg
->divs
.h_divisor
= hdiv
;
86 static struct s3c_cpufreq_info s3c2410_cpufreq_info
= {
93 /* transition latency is about 5ms worst-case, so
94 * set 10ms to be sure */
104 .calc_iotiming
= s3c2410_iotiming_calc
,
105 .set_iotiming
= s3c2410_iotiming_set
,
106 .get_iotiming
= s3c2410_iotiming_get
,
107 .resume_clocks
= s3c2410_setup_clocks
,
109 .set_fvco
= s3c2410_set_fvco
,
110 .set_refresh
= s3c2410_cpufreq_setrefresh
,
111 .set_divs
= s3c2410_cpufreq_setdivs
,
112 .calc_divs
= s3c2410_cpufreq_calcdivs
,
114 .debug_io_show
= s3c_cpufreq_debugfs_call(s3c2410_iotiming_debugfs
),
117 static int s3c2410_cpufreq_add(struct device
*dev
,
118 struct subsys_interface
*sif
)
120 return s3c_cpufreq_register(&s3c2410_cpufreq_info
);
123 static struct subsys_interface s3c2410_cpufreq_interface
= {
124 .name
= "s3c2410_cpufreq",
125 .subsys
= &s3c2410_subsys
,
126 .add_dev
= s3c2410_cpufreq_add
,
129 static int __init
s3c2410_cpufreq_init(void)
131 return subsys_interface_register(&s3c2410_cpufreq_interface
);
133 arch_initcall(s3c2410_cpufreq_init
);
135 static int s3c2410a_cpufreq_add(struct device
*dev
,
136 struct subsys_interface
*sif
)
138 /* alter the maximum freq settings for S3C2410A. If a board knows
139 * it only has a maximum of 200, then it should register its own
142 s3c2410_cpufreq_info
.max
.fclk
= 266000000;
143 s3c2410_cpufreq_info
.max
.hclk
= 133000000;
144 s3c2410_cpufreq_info
.max
.pclk
= 66500000;
145 s3c2410_cpufreq_info
.name
= "s3c2410a";
147 return s3c2410_cpufreq_add(dev
, sif
);
150 static struct subsys_interface s3c2410a_cpufreq_interface
= {
151 .name
= "s3c2410a_cpufreq",
152 .subsys
= &s3c2410a_subsys
,
153 .add_dev
= s3c2410a_cpufreq_add
,
156 static int __init
s3c2410a_cpufreq_init(void)
158 return subsys_interface_register(&s3c2410a_cpufreq_interface
);
160 arch_initcall(s3c2410a_cpufreq_init
);