2 * linux/arch/arm/mm/context.c
4 * Copyright (C) 2002-2003 Deep Blue Solutions Ltd, all rights reserved.
5 * Copyright (C) 2012 ARM Limited
7 * Author: Will Deacon <will.deacon@arm.com>
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
13 #include <linux/init.h>
14 #include <linux/sched.h>
16 #include <linux/smp.h>
17 #include <linux/percpu.h>
19 #include <asm/mmu_context.h>
20 #include <asm/smp_plat.h>
21 #include <asm/thread_notify.h>
22 #include <asm/tlbflush.h>
23 #include <asm/proc-fns.h>
26 * On ARMv6, we have the following structure in the Context ID:
29 * +-------------------------+-----------+
30 * | process ID | ASID |
31 * +-------------------------+-----------+
33 * +-------------------------------------+
35 * The ASID is used to tag entries in the CPU caches and TLBs.
36 * The context ID is used by debuggers and trace logic, and
37 * should be unique within all running processes.
39 * In big endian operation, the two 32 bit words are swapped if accesed by
40 * non 64-bit operations.
42 #define ASID_FIRST_VERSION (1ULL << ASID_BITS)
43 #define NUM_USER_ASIDS ASID_FIRST_VERSION
45 static DEFINE_RAW_SPINLOCK(cpu_asid_lock
);
46 static atomic64_t asid_generation
= ATOMIC64_INIT(ASID_FIRST_VERSION
);
47 static DECLARE_BITMAP(asid_map
, NUM_USER_ASIDS
);
49 static DEFINE_PER_CPU(atomic64_t
, active_asids
);
50 static DEFINE_PER_CPU(u64
, reserved_asids
);
51 static cpumask_t tlb_flush_pending
;
53 #ifdef CONFIG_ARM_ERRATA_798181
54 void a15_erratum_get_cpumask(int this_cpu
, struct mm_struct
*mm
,
61 raw_spin_lock_irqsave(&cpu_asid_lock
, flags
);
62 context_id
= mm
->context
.id
.counter
;
63 for_each_online_cpu(cpu
) {
67 * We only need to send an IPI if the other CPUs are
68 * running the same ASID as the one being invalidated.
70 asid
= per_cpu(active_asids
, cpu
).counter
;
72 asid
= per_cpu(reserved_asids
, cpu
);
73 if (context_id
== asid
)
74 cpumask_set_cpu(cpu
, mask
);
76 raw_spin_unlock_irqrestore(&cpu_asid_lock
, flags
);
80 #ifdef CONFIG_ARM_LPAE
81 static void cpu_set_reserved_ttbr0(void)
84 * Set TTBR0 to swapper_pg_dir which contains only global entries. The
87 cpu_set_ttbr(0, __pa(swapper_pg_dir
));
91 static void cpu_set_reserved_ttbr0(void)
94 /* Copy TTBR1 into TTBR0 */
96 " mrc p15, 0, %0, c2, c0, 1 @ read TTBR1\n"
97 " mcr p15, 0, %0, c2, c0, 0 @ set TTBR0\n"
103 #ifdef CONFIG_PID_IN_CONTEXTIDR
104 static int contextidr_notifier(struct notifier_block
*unused
, unsigned long cmd
,
109 struct thread_info
*thread
= t
;
111 if (cmd
!= THREAD_NOTIFY_SWITCH
)
114 pid
= task_pid_nr(thread
->task
) << ASID_BITS
;
116 " mrc p15, 0, %0, c13, c0, 1\n"
119 " mcr p15, 0, %0, c13, c0, 1\n"
120 : "=r" (contextidr
), "+r" (pid
)
127 static struct notifier_block contextidr_notifier_block
= {
128 .notifier_call
= contextidr_notifier
,
131 static int __init
contextidr_notifier_init(void)
133 return thread_register_notifier(&contextidr_notifier_block
);
135 arch_initcall(contextidr_notifier_init
);
138 static void flush_context(unsigned int cpu
)
143 /* Update the list of reserved ASIDs and the ASID bitmap. */
144 bitmap_clear(asid_map
, 0, NUM_USER_ASIDS
);
145 for_each_possible_cpu(i
) {
149 asid
= atomic64_xchg(&per_cpu(active_asids
, i
), 0);
151 * If this CPU has already been through a
152 * rollover, but hasn't run another task in
153 * the meantime, we must preserve its reserved
154 * ASID, as this is the only trace we have of
155 * the process it is still running.
158 asid
= per_cpu(reserved_asids
, i
);
159 __set_bit(asid
& ~ASID_MASK
, asid_map
);
161 per_cpu(reserved_asids
, i
) = asid
;
164 /* Queue a TLB invalidate and flush the I-cache if necessary. */
165 cpumask_setall(&tlb_flush_pending
);
167 if (icache_is_vivt_asid_tagged())
168 __flush_icache_all();
171 static int is_reserved_asid(u64 asid
)
174 for_each_possible_cpu(cpu
)
175 if (per_cpu(reserved_asids
, cpu
) == asid
)
180 static u64
new_context(struct mm_struct
*mm
, unsigned int cpu
)
182 u64 asid
= atomic64_read(&mm
->context
.id
);
183 u64 generation
= atomic64_read(&asid_generation
);
185 if (asid
!= 0 && is_reserved_asid(asid
)) {
187 * Our current ASID was active during a rollover, we can
188 * continue to use it and this was just a false alarm.
190 asid
= generation
| (asid
& ~ASID_MASK
);
193 * Allocate a free ASID. If we can't find one, take a
194 * note of the currently active ASIDs and mark the TLBs
195 * as requiring flushes. We always count from ASID #1,
196 * as we reserve ASID #0 to switch via TTBR0 and indicate
199 asid
= find_next_zero_bit(asid_map
, NUM_USER_ASIDS
, 1);
200 if (asid
== NUM_USER_ASIDS
) {
201 generation
= atomic64_add_return(ASID_FIRST_VERSION
,
204 asid
= find_next_zero_bit(asid_map
, NUM_USER_ASIDS
, 1);
206 __set_bit(asid
, asid_map
);
208 cpumask_clear(mm_cpumask(mm
));
214 void check_and_switch_context(struct mm_struct
*mm
, struct task_struct
*tsk
)
217 unsigned int cpu
= smp_processor_id();
220 if (unlikely(mm
->context
.vmalloc_seq
!= init_mm
.context
.vmalloc_seq
))
221 __check_vmalloc_seq(mm
);
224 * Required during context switch to avoid speculative page table
225 * walking with the wrong TTBR.
227 cpu_set_reserved_ttbr0();
229 asid
= atomic64_read(&mm
->context
.id
);
230 if (!((asid
^ atomic64_read(&asid_generation
)) >> ASID_BITS
)
231 && atomic64_xchg(&per_cpu(active_asids
, cpu
), asid
))
232 goto switch_mm_fastpath
;
234 raw_spin_lock_irqsave(&cpu_asid_lock
, flags
);
235 /* Check that our ASID belongs to the current generation. */
236 asid
= atomic64_read(&mm
->context
.id
);
237 if ((asid
^ atomic64_read(&asid_generation
)) >> ASID_BITS
) {
238 asid
= new_context(mm
, cpu
);
239 atomic64_set(&mm
->context
.id
, asid
);
242 if (cpumask_test_and_clear_cpu(cpu
, &tlb_flush_pending
)) {
243 local_flush_bp_all();
244 local_flush_tlb_all();
247 atomic64_set(&per_cpu(active_asids
, cpu
), asid
);
248 cpumask_set_cpu(cpu
, mm_cpumask(mm
));
249 raw_spin_unlock_irqrestore(&cpu_asid_lock
, flags
);
252 cpu_switch_mm(mm
->pgd
, mm
);