Disintegrate asm/system.h for ARM
[linux-2.6.git] / arch / arm / mach-omap1 / time.c
blob7595e0ac22507579ccf0d10820170adf482c99ae
1 /*
2 * linux/arch/arm/mach-omap1/time.c
4 * OMAP Timers
6 * Copyright (C) 2004 Nokia Corporation
7 * Partial timer rewrite and additional dynamic tick timer support by
8 * Tony Lindgen <tony@atomide.com> and
9 * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
11 * MPU timer code based on the older MPU timer code for OMAP
12 * Copyright (C) 2000 RidgeRun, Inc.
13 * Author: Greg Lonnon <glonnon@ridgerun.com>
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
20 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
21 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
22 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
23 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
26 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
27 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 * You should have received a copy of the GNU General Public License along
32 * with this program; if not, write to the Free Software Foundation, Inc.,
33 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 #include <linux/kernel.h>
37 #include <linux/init.h>
38 #include <linux/delay.h>
39 #include <linux/interrupt.h>
40 #include <linux/spinlock.h>
41 #include <linux/clk.h>
42 #include <linux/err.h>
43 #include <linux/clocksource.h>
44 #include <linux/clockchips.h>
45 #include <linux/io.h>
47 #include <mach/hardware.h>
48 #include <asm/leds.h>
49 #include <asm/irq.h>
50 #include <asm/sched_clock.h>
52 #include <asm/mach/irq.h>
53 #include <asm/mach/time.h>
55 #include "common.h"
57 #ifdef CONFIG_OMAP_MPU_TIMER
59 #define OMAP_MPU_TIMER_BASE OMAP_MPU_TIMER1_BASE
60 #define OMAP_MPU_TIMER_OFFSET 0x100
62 typedef struct {
63 u32 cntl; /* CNTL_TIMER, R/W */
64 u32 load_tim; /* LOAD_TIM, W */
65 u32 read_tim; /* READ_TIM, R */
66 } omap_mpu_timer_regs_t;
68 #define omap_mpu_timer_base(n) \
69 ((omap_mpu_timer_regs_t __iomem *)OMAP1_IO_ADDRESS(OMAP_MPU_TIMER_BASE + \
70 (n)*OMAP_MPU_TIMER_OFFSET))
72 static inline unsigned long notrace omap_mpu_timer_read(int nr)
74 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
75 return readl(&timer->read_tim);
78 static inline void omap_mpu_set_autoreset(int nr)
80 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
82 writel(readl(&timer->cntl) | MPU_TIMER_AR, &timer->cntl);
85 static inline void omap_mpu_remove_autoreset(int nr)
87 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
89 writel(readl(&timer->cntl) & ~MPU_TIMER_AR, &timer->cntl);
92 static inline void omap_mpu_timer_start(int nr, unsigned long load_val,
93 int autoreset)
95 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
96 unsigned int timerflags = MPU_TIMER_CLOCK_ENABLE | MPU_TIMER_ST;
98 if (autoreset)
99 timerflags |= MPU_TIMER_AR;
101 writel(MPU_TIMER_CLOCK_ENABLE, &timer->cntl);
102 udelay(1);
103 writel(load_val, &timer->load_tim);
104 udelay(1);
105 writel(timerflags, &timer->cntl);
108 static inline void omap_mpu_timer_stop(int nr)
110 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
112 writel(readl(&timer->cntl) & ~MPU_TIMER_ST, &timer->cntl);
116 * ---------------------------------------------------------------------------
117 * MPU timer 1 ... count down to zero, interrupt, reload
118 * ---------------------------------------------------------------------------
120 static int omap_mpu_set_next_event(unsigned long cycles,
121 struct clock_event_device *evt)
123 omap_mpu_timer_start(0, cycles, 0);
124 return 0;
127 static void omap_mpu_set_mode(enum clock_event_mode mode,
128 struct clock_event_device *evt)
130 switch (mode) {
131 case CLOCK_EVT_MODE_PERIODIC:
132 omap_mpu_set_autoreset(0);
133 break;
134 case CLOCK_EVT_MODE_ONESHOT:
135 omap_mpu_timer_stop(0);
136 omap_mpu_remove_autoreset(0);
137 break;
138 case CLOCK_EVT_MODE_UNUSED:
139 case CLOCK_EVT_MODE_SHUTDOWN:
140 case CLOCK_EVT_MODE_RESUME:
141 break;
145 static struct clock_event_device clockevent_mpu_timer1 = {
146 .name = "mpu_timer1",
147 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
148 .shift = 32,
149 .set_next_event = omap_mpu_set_next_event,
150 .set_mode = omap_mpu_set_mode,
153 static irqreturn_t omap_mpu_timer1_interrupt(int irq, void *dev_id)
155 struct clock_event_device *evt = &clockevent_mpu_timer1;
157 evt->event_handler(evt);
159 return IRQ_HANDLED;
162 static struct irqaction omap_mpu_timer1_irq = {
163 .name = "mpu_timer1",
164 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
165 .handler = omap_mpu_timer1_interrupt,
168 static __init void omap_init_mpu_timer(unsigned long rate)
170 setup_irq(INT_TIMER1, &omap_mpu_timer1_irq);
171 omap_mpu_timer_start(0, (rate / HZ) - 1, 1);
173 clockevent_mpu_timer1.mult = div_sc(rate, NSEC_PER_SEC,
174 clockevent_mpu_timer1.shift);
175 clockevent_mpu_timer1.max_delta_ns =
176 clockevent_delta2ns(-1, &clockevent_mpu_timer1);
177 clockevent_mpu_timer1.min_delta_ns =
178 clockevent_delta2ns(1, &clockevent_mpu_timer1);
180 clockevent_mpu_timer1.cpumask = cpumask_of(0);
181 clockevents_register_device(&clockevent_mpu_timer1);
186 * ---------------------------------------------------------------------------
187 * MPU timer 2 ... free running 32-bit clock source and scheduler clock
188 * ---------------------------------------------------------------------------
191 static u32 notrace omap_mpu_read_sched_clock(void)
193 return ~omap_mpu_timer_read(1);
196 static void __init omap_init_clocksource(unsigned long rate)
198 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(1);
199 static char err[] __initdata = KERN_ERR
200 "%s: can't register clocksource!\n";
202 omap_mpu_timer_start(1, ~0, 1);
203 setup_sched_clock(omap_mpu_read_sched_clock, 32, rate);
205 if (clocksource_mmio_init(&timer->read_tim, "mpu_timer2", rate,
206 300, 32, clocksource_mmio_readl_down))
207 printk(err, "mpu_timer2");
210 static void __init omap_mpu_timer_init(void)
212 struct clk *ck_ref = clk_get(NULL, "ck_ref");
213 unsigned long rate;
215 BUG_ON(IS_ERR(ck_ref));
217 rate = clk_get_rate(ck_ref);
218 clk_put(ck_ref);
220 /* PTV = 0 */
221 rate /= 2;
223 omap_init_mpu_timer(rate);
224 omap_init_clocksource(rate);
227 #else
228 static inline void omap_mpu_timer_init(void)
230 pr_err("Bogus timer, should not happen\n");
232 #endif /* CONFIG_OMAP_MPU_TIMER */
234 static inline int omap_32k_timer_usable(void)
236 int res = false;
238 if (cpu_is_omap730() || cpu_is_omap15xx())
239 return res;
241 #ifdef CONFIG_OMAP_32K_TIMER
242 res = omap_32k_timer_init();
243 #endif
245 return res;
249 * ---------------------------------------------------------------------------
250 * Timer initialization
251 * ---------------------------------------------------------------------------
253 static void __init omap1_timer_init(void)
255 if (!omap_32k_timer_usable())
256 omap_mpu_timer_init();
259 struct sys_timer omap1_timer = {
260 .init = omap1_timer_init,