3 * Purpose: PCI Message Signaled Interrupt (MSI)
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
11 #include <linux/irq.h>
12 #include <linux/interrupt.h>
13 #include <linux/init.h>
14 #include <linux/export.h>
15 #include <linux/ioport.h>
16 #include <linux/pci.h>
17 #include <linux/proc_fs.h>
18 #include <linux/msi.h>
19 #include <linux/smp.h>
20 #include <linux/errno.h>
22 #include <linux/slab.h>
27 static int pci_msi_enable
= 1;
31 #ifndef arch_msi_check_device
32 int arch_msi_check_device(struct pci_dev
*dev
, int nvec
, int type
)
38 #ifndef arch_setup_msi_irqs
39 # define arch_setup_msi_irqs default_setup_msi_irqs
40 # define HAVE_DEFAULT_MSI_SETUP_IRQS
43 #ifdef HAVE_DEFAULT_MSI_SETUP_IRQS
44 int default_setup_msi_irqs(struct pci_dev
*dev
, int nvec
, int type
)
46 struct msi_desc
*entry
;
50 * If an architecture wants to support multiple MSI, it needs to
51 * override arch_setup_msi_irqs()
53 if (type
== PCI_CAP_ID_MSI
&& nvec
> 1)
56 list_for_each_entry(entry
, &dev
->msi_list
, list
) {
57 ret
= arch_setup_msi_irq(dev
, entry
);
68 #ifndef arch_teardown_msi_irqs
69 # define arch_teardown_msi_irqs default_teardown_msi_irqs
70 # define HAVE_DEFAULT_MSI_TEARDOWN_IRQS
73 #ifdef HAVE_DEFAULT_MSI_TEARDOWN_IRQS
74 void default_teardown_msi_irqs(struct pci_dev
*dev
)
76 struct msi_desc
*entry
;
78 list_for_each_entry(entry
, &dev
->msi_list
, list
) {
82 nvec
= 1 << entry
->msi_attrib
.multiple
;
83 for (i
= 0; i
< nvec
; i
++)
84 arch_teardown_msi_irq(entry
->irq
+ i
);
89 #ifndef arch_restore_msi_irqs
90 # define arch_restore_msi_irqs default_restore_msi_irqs
91 # define HAVE_DEFAULT_MSI_RESTORE_IRQS
94 #ifdef HAVE_DEFAULT_MSI_RESTORE_IRQS
95 void default_restore_msi_irqs(struct pci_dev
*dev
, int irq
)
97 struct msi_desc
*entry
;
100 if (dev
->msix_enabled
) {
101 list_for_each_entry(entry
, &dev
->msi_list
, list
) {
102 if (irq
== entry
->irq
)
105 } else if (dev
->msi_enabled
) {
106 entry
= irq_get_msi_desc(irq
);
110 write_msi_msg(irq
, &entry
->msg
);
114 static void msi_set_enable(struct pci_dev
*dev
, int pos
, int enable
)
120 pci_read_config_word(dev
, pos
+ PCI_MSI_FLAGS
, &control
);
121 control
&= ~PCI_MSI_FLAGS_ENABLE
;
123 control
|= PCI_MSI_FLAGS_ENABLE
;
124 pci_write_config_word(dev
, pos
+ PCI_MSI_FLAGS
, control
);
127 static void msix_set_enable(struct pci_dev
*dev
, int enable
)
132 pos
= pci_find_capability(dev
, PCI_CAP_ID_MSIX
);
134 pci_read_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, &control
);
135 control
&= ~PCI_MSIX_FLAGS_ENABLE
;
137 control
|= PCI_MSIX_FLAGS_ENABLE
;
138 pci_write_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, control
);
142 static inline __attribute_const__ u32
msi_mask(unsigned x
)
144 /* Don't shift by >= width of type */
147 return (1 << (1 << x
)) - 1;
150 static inline __attribute_const__ u32
msi_capable_mask(u16 control
)
152 return msi_mask((control
>> 1) & 7);
155 static inline __attribute_const__ u32
msi_enabled_mask(u16 control
)
157 return msi_mask((control
>> 4) & 7);
161 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
162 * mask all MSI interrupts by clearing the MSI enable bit does not work
163 * reliably as devices without an INTx disable bit will then generate a
164 * level IRQ which will never be cleared.
166 static u32
__msi_mask_irq(struct msi_desc
*desc
, u32 mask
, u32 flag
)
168 u32 mask_bits
= desc
->masked
;
170 if (!desc
->msi_attrib
.maskbit
)
175 pci_write_config_dword(desc
->dev
, desc
->mask_pos
, mask_bits
);
180 static void msi_mask_irq(struct msi_desc
*desc
, u32 mask
, u32 flag
)
182 desc
->masked
= __msi_mask_irq(desc
, mask
, flag
);
186 * This internal function does not flush PCI writes to the device.
187 * All users must ensure that they read from the device before either
188 * assuming that the device state is up to date, or returning out of this
189 * file. This saves a few milliseconds when initialising devices with lots
190 * of MSI-X interrupts.
192 static u32
__msix_mask_irq(struct msi_desc
*desc
, u32 flag
)
194 u32 mask_bits
= desc
->masked
;
195 unsigned offset
= desc
->msi_attrib
.entry_nr
* PCI_MSIX_ENTRY_SIZE
+
196 PCI_MSIX_ENTRY_VECTOR_CTRL
;
197 mask_bits
&= ~PCI_MSIX_ENTRY_CTRL_MASKBIT
;
199 mask_bits
|= PCI_MSIX_ENTRY_CTRL_MASKBIT
;
200 writel(mask_bits
, desc
->mask_base
+ offset
);
205 static void msix_mask_irq(struct msi_desc
*desc
, u32 flag
)
207 desc
->masked
= __msix_mask_irq(desc
, flag
);
210 #ifdef CONFIG_GENERIC_HARDIRQS
212 static void msi_set_mask_bit(struct irq_data
*data
, u32 flag
)
214 struct msi_desc
*desc
= irq_data_get_msi(data
);
216 if (desc
->msi_attrib
.is_msix
) {
217 msix_mask_irq(desc
, flag
);
218 readl(desc
->mask_base
); /* Flush write to device */
220 unsigned offset
= data
->irq
- desc
->dev
->irq
;
221 msi_mask_irq(desc
, 1 << offset
, flag
<< offset
);
225 void mask_msi_irq(struct irq_data
*data
)
227 msi_set_mask_bit(data
, 1);
230 void unmask_msi_irq(struct irq_data
*data
)
232 msi_set_mask_bit(data
, 0);
235 #endif /* CONFIG_GENERIC_HARDIRQS */
237 void __read_msi_msg(struct msi_desc
*entry
, struct msi_msg
*msg
)
239 BUG_ON(entry
->dev
->current_state
!= PCI_D0
);
241 if (entry
->msi_attrib
.is_msix
) {
242 void __iomem
*base
= entry
->mask_base
+
243 entry
->msi_attrib
.entry_nr
* PCI_MSIX_ENTRY_SIZE
;
245 msg
->address_lo
= readl(base
+ PCI_MSIX_ENTRY_LOWER_ADDR
);
246 msg
->address_hi
= readl(base
+ PCI_MSIX_ENTRY_UPPER_ADDR
);
247 msg
->data
= readl(base
+ PCI_MSIX_ENTRY_DATA
);
249 struct pci_dev
*dev
= entry
->dev
;
250 int pos
= entry
->msi_attrib
.pos
;
253 pci_read_config_dword(dev
, msi_lower_address_reg(pos
),
255 if (entry
->msi_attrib
.is_64
) {
256 pci_read_config_dword(dev
, msi_upper_address_reg(pos
),
258 pci_read_config_word(dev
, msi_data_reg(pos
, 1), &data
);
261 pci_read_config_word(dev
, msi_data_reg(pos
, 0), &data
);
267 void read_msi_msg(unsigned int irq
, struct msi_msg
*msg
)
269 struct msi_desc
*entry
= irq_get_msi_desc(irq
);
271 __read_msi_msg(entry
, msg
);
274 void __get_cached_msi_msg(struct msi_desc
*entry
, struct msi_msg
*msg
)
276 /* Assert that the cache is valid, assuming that
277 * valid messages are not all-zeroes. */
278 BUG_ON(!(entry
->msg
.address_hi
| entry
->msg
.address_lo
|
284 void get_cached_msi_msg(unsigned int irq
, struct msi_msg
*msg
)
286 struct msi_desc
*entry
= irq_get_msi_desc(irq
);
288 __get_cached_msi_msg(entry
, msg
);
291 void __write_msi_msg(struct msi_desc
*entry
, struct msi_msg
*msg
)
293 if (entry
->dev
->current_state
!= PCI_D0
) {
294 /* Don't touch the hardware now */
295 } else if (entry
->msi_attrib
.is_msix
) {
297 base
= entry
->mask_base
+
298 entry
->msi_attrib
.entry_nr
* PCI_MSIX_ENTRY_SIZE
;
300 writel(msg
->address_lo
, base
+ PCI_MSIX_ENTRY_LOWER_ADDR
);
301 writel(msg
->address_hi
, base
+ PCI_MSIX_ENTRY_UPPER_ADDR
);
302 writel(msg
->data
, base
+ PCI_MSIX_ENTRY_DATA
);
304 struct pci_dev
*dev
= entry
->dev
;
305 int pos
= entry
->msi_attrib
.pos
;
308 pci_read_config_word(dev
, msi_control_reg(pos
), &msgctl
);
309 msgctl
&= ~PCI_MSI_FLAGS_QSIZE
;
310 msgctl
|= entry
->msi_attrib
.multiple
<< 4;
311 pci_write_config_word(dev
, msi_control_reg(pos
), msgctl
);
313 pci_write_config_dword(dev
, msi_lower_address_reg(pos
),
315 if (entry
->msi_attrib
.is_64
) {
316 pci_write_config_dword(dev
, msi_upper_address_reg(pos
),
318 pci_write_config_word(dev
, msi_data_reg(pos
, 1),
321 pci_write_config_word(dev
, msi_data_reg(pos
, 0),
328 void write_msi_msg(unsigned int irq
, struct msi_msg
*msg
)
330 struct msi_desc
*entry
= irq_get_msi_desc(irq
);
332 __write_msi_msg(entry
, msg
);
335 static void free_msi_irqs(struct pci_dev
*dev
)
337 struct msi_desc
*entry
, *tmp
;
339 list_for_each_entry(entry
, &dev
->msi_list
, list
) {
343 nvec
= 1 << entry
->msi_attrib
.multiple
;
344 #ifdef CONFIG_GENERIC_HARDIRQS
345 for (i
= 0; i
< nvec
; i
++)
346 BUG_ON(irq_has_action(entry
->irq
+ i
));
350 arch_teardown_msi_irqs(dev
);
352 list_for_each_entry_safe(entry
, tmp
, &dev
->msi_list
, list
) {
353 if (entry
->msi_attrib
.is_msix
) {
354 if (list_is_last(&entry
->list
, &dev
->msi_list
))
355 iounmap(entry
->mask_base
);
359 * Its possible that we get into this path
360 * When populate_msi_sysfs fails, which means the entries
361 * were not registered with sysfs. In that case don't
364 if (entry
->kobj
.parent
) {
365 kobject_del(&entry
->kobj
);
366 kobject_put(&entry
->kobj
);
369 list_del(&entry
->list
);
374 static struct msi_desc
*alloc_msi_entry(struct pci_dev
*dev
)
376 struct msi_desc
*desc
= kzalloc(sizeof(*desc
), GFP_KERNEL
);
380 INIT_LIST_HEAD(&desc
->list
);
386 static void pci_intx_for_msi(struct pci_dev
*dev
, int enable
)
388 if (!(dev
->dev_flags
& PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
))
389 pci_intx(dev
, enable
);
392 static void __pci_restore_msi_state(struct pci_dev
*dev
)
396 struct msi_desc
*entry
;
398 if (!dev
->msi_enabled
)
401 entry
= irq_get_msi_desc(dev
->irq
);
402 pos
= entry
->msi_attrib
.pos
;
404 pci_intx_for_msi(dev
, 0);
405 msi_set_enable(dev
, pos
, 0);
406 arch_restore_msi_irqs(dev
, dev
->irq
);
408 pci_read_config_word(dev
, pos
+ PCI_MSI_FLAGS
, &control
);
409 msi_mask_irq(entry
, msi_capable_mask(control
), entry
->masked
);
410 control
&= ~PCI_MSI_FLAGS_QSIZE
;
411 control
|= (entry
->msi_attrib
.multiple
<< 4) | PCI_MSI_FLAGS_ENABLE
;
412 pci_write_config_word(dev
, pos
+ PCI_MSI_FLAGS
, control
);
415 static void __pci_restore_msix_state(struct pci_dev
*dev
)
418 struct msi_desc
*entry
;
421 if (!dev
->msix_enabled
)
423 BUG_ON(list_empty(&dev
->msi_list
));
424 entry
= list_first_entry(&dev
->msi_list
, struct msi_desc
, list
);
425 pos
= entry
->msi_attrib
.pos
;
426 pci_read_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, &control
);
428 /* route the table */
429 pci_intx_for_msi(dev
, 0);
430 control
|= PCI_MSIX_FLAGS_ENABLE
| PCI_MSIX_FLAGS_MASKALL
;
431 pci_write_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, control
);
433 list_for_each_entry(entry
, &dev
->msi_list
, list
) {
434 arch_restore_msi_irqs(dev
, entry
->irq
);
435 msix_mask_irq(entry
, entry
->masked
);
438 control
&= ~PCI_MSIX_FLAGS_MASKALL
;
439 pci_write_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, control
);
442 void pci_restore_msi_state(struct pci_dev
*dev
)
444 __pci_restore_msi_state(dev
);
445 __pci_restore_msix_state(dev
);
447 EXPORT_SYMBOL_GPL(pci_restore_msi_state
);
450 #define to_msi_attr(obj) container_of(obj, struct msi_attribute, attr)
451 #define to_msi_desc(obj) container_of(obj, struct msi_desc, kobj)
453 struct msi_attribute
{
454 struct attribute attr
;
455 ssize_t (*show
)(struct msi_desc
*entry
, struct msi_attribute
*attr
,
457 ssize_t (*store
)(struct msi_desc
*entry
, struct msi_attribute
*attr
,
458 const char *buf
, size_t count
);
461 static ssize_t
show_msi_mode(struct msi_desc
*entry
, struct msi_attribute
*atr
,
464 return sprintf(buf
, "%s\n", entry
->msi_attrib
.is_msix
? "msix" : "msi");
467 static ssize_t
msi_irq_attr_show(struct kobject
*kobj
,
468 struct attribute
*attr
, char *buf
)
470 struct msi_attribute
*attribute
= to_msi_attr(attr
);
471 struct msi_desc
*entry
= to_msi_desc(kobj
);
473 if (!attribute
->show
)
476 return attribute
->show(entry
, attribute
, buf
);
479 static const struct sysfs_ops msi_irq_sysfs_ops
= {
480 .show
= msi_irq_attr_show
,
483 static struct msi_attribute mode_attribute
=
484 __ATTR(mode
, S_IRUGO
, show_msi_mode
, NULL
);
487 static struct attribute
*msi_irq_default_attrs
[] = {
488 &mode_attribute
.attr
,
492 static void msi_kobj_release(struct kobject
*kobj
)
494 struct msi_desc
*entry
= to_msi_desc(kobj
);
496 pci_dev_put(entry
->dev
);
499 static struct kobj_type msi_irq_ktype
= {
500 .release
= msi_kobj_release
,
501 .sysfs_ops
= &msi_irq_sysfs_ops
,
502 .default_attrs
= msi_irq_default_attrs
,
505 static int populate_msi_sysfs(struct pci_dev
*pdev
)
507 struct msi_desc
*entry
;
508 struct kobject
*kobj
;
512 pdev
->msi_kset
= kset_create_and_add("msi_irqs", NULL
, &pdev
->dev
.kobj
);
516 list_for_each_entry(entry
, &pdev
->msi_list
, list
) {
518 kobj
->kset
= pdev
->msi_kset
;
520 ret
= kobject_init_and_add(kobj
, &msi_irq_ktype
, NULL
,
531 list_for_each_entry(entry
, &pdev
->msi_list
, list
) {
534 kobject_del(&entry
->kobj
);
535 kobject_put(&entry
->kobj
);
542 * msi_capability_init - configure device's MSI capability structure
543 * @dev: pointer to the pci_dev data structure of MSI device function
544 * @nvec: number of interrupts to allocate
546 * Setup the MSI capability structure of the device with the requested
547 * number of interrupts. A return value of zero indicates the successful
548 * setup of an entry with the new MSI irq. A negative return value indicates
549 * an error, and a positive return value indicates the number of interrupts
550 * which could have been allocated.
552 static int msi_capability_init(struct pci_dev
*dev
, int nvec
)
554 struct msi_desc
*entry
;
559 pos
= pci_find_capability(dev
, PCI_CAP_ID_MSI
);
560 msi_set_enable(dev
, pos
, 0); /* Disable MSI during set up */
562 pci_read_config_word(dev
, msi_control_reg(pos
), &control
);
563 /* MSI Entry Initialization */
564 entry
= alloc_msi_entry(dev
);
568 entry
->msi_attrib
.is_msix
= 0;
569 entry
->msi_attrib
.is_64
= is_64bit_address(control
);
570 entry
->msi_attrib
.entry_nr
= 0;
571 entry
->msi_attrib
.maskbit
= is_mask_bit_support(control
);
572 entry
->msi_attrib
.default_irq
= dev
->irq
; /* Save IOAPIC IRQ */
573 entry
->msi_attrib
.pos
= pos
;
575 entry
->mask_pos
= msi_mask_reg(pos
, entry
->msi_attrib
.is_64
);
576 /* All MSIs are unmasked by default, Mask them all */
577 if (entry
->msi_attrib
.maskbit
)
578 pci_read_config_dword(dev
, entry
->mask_pos
, &entry
->masked
);
579 mask
= msi_capable_mask(control
);
580 msi_mask_irq(entry
, mask
, mask
);
582 list_add_tail(&entry
->list
, &dev
->msi_list
);
584 /* Configure MSI capability structure */
585 ret
= arch_setup_msi_irqs(dev
, nvec
, PCI_CAP_ID_MSI
);
587 msi_mask_irq(entry
, mask
, ~mask
);
592 ret
= populate_msi_sysfs(dev
);
594 msi_mask_irq(entry
, mask
, ~mask
);
599 /* Set MSI enabled bits */
600 pci_intx_for_msi(dev
, 0);
601 msi_set_enable(dev
, pos
, 1);
602 dev
->msi_enabled
= 1;
604 dev
->irq
= entry
->irq
;
608 static void __iomem
*msix_map_region(struct pci_dev
*dev
, unsigned pos
,
611 resource_size_t phys_addr
;
615 pci_read_config_dword(dev
, msix_table_offset_reg(pos
), &table_offset
);
616 bir
= (u8
)(table_offset
& PCI_MSIX_FLAGS_BIRMASK
);
617 table_offset
&= ~PCI_MSIX_FLAGS_BIRMASK
;
618 phys_addr
= pci_resource_start(dev
, bir
) + table_offset
;
620 return ioremap_nocache(phys_addr
, nr_entries
* PCI_MSIX_ENTRY_SIZE
);
623 static int msix_setup_entries(struct pci_dev
*dev
, unsigned pos
,
624 void __iomem
*base
, struct msix_entry
*entries
,
627 struct msi_desc
*entry
;
630 for (i
= 0; i
< nvec
; i
++) {
631 entry
= alloc_msi_entry(dev
);
637 /* No enough memory. Don't try again */
641 entry
->msi_attrib
.is_msix
= 1;
642 entry
->msi_attrib
.is_64
= 1;
643 entry
->msi_attrib
.entry_nr
= entries
[i
].entry
;
644 entry
->msi_attrib
.default_irq
= dev
->irq
;
645 entry
->msi_attrib
.pos
= pos
;
646 entry
->mask_base
= base
;
648 list_add_tail(&entry
->list
, &dev
->msi_list
);
654 static void msix_program_entries(struct pci_dev
*dev
,
655 struct msix_entry
*entries
)
657 struct msi_desc
*entry
;
660 list_for_each_entry(entry
, &dev
->msi_list
, list
) {
661 int offset
= entries
[i
].entry
* PCI_MSIX_ENTRY_SIZE
+
662 PCI_MSIX_ENTRY_VECTOR_CTRL
;
664 entries
[i
].vector
= entry
->irq
;
665 irq_set_msi_desc(entry
->irq
, entry
);
666 entry
->masked
= readl(entry
->mask_base
+ offset
);
667 msix_mask_irq(entry
, 1);
673 * msix_capability_init - configure device's MSI-X capability
674 * @dev: pointer to the pci_dev data structure of MSI-X device function
675 * @entries: pointer to an array of struct msix_entry entries
676 * @nvec: number of @entries
678 * Setup the MSI-X capability structure of device function with a
679 * single MSI-X irq. A return of zero indicates the successful setup of
680 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
682 static int msix_capability_init(struct pci_dev
*dev
,
683 struct msix_entry
*entries
, int nvec
)
689 pos
= pci_find_capability(dev
, PCI_CAP_ID_MSIX
);
690 pci_read_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, &control
);
692 /* Ensure MSI-X is disabled while it is set up */
693 control
&= ~PCI_MSIX_FLAGS_ENABLE
;
694 pci_write_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, control
);
696 /* Request & Map MSI-X table region */
697 base
= msix_map_region(dev
, pos
, multi_msix_capable(control
));
701 ret
= msix_setup_entries(dev
, pos
, base
, entries
, nvec
);
705 ret
= arch_setup_msi_irqs(dev
, nvec
, PCI_CAP_ID_MSIX
);
710 * Some devices require MSI-X to be enabled before we can touch the
711 * MSI-X registers. We need to mask all the vectors to prevent
712 * interrupts coming in before they're fully set up.
714 control
|= PCI_MSIX_FLAGS_MASKALL
| PCI_MSIX_FLAGS_ENABLE
;
715 pci_write_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, control
);
717 msix_program_entries(dev
, entries
);
719 ret
= populate_msi_sysfs(dev
);
725 /* Set MSI-X enabled bits and unmask the function */
726 pci_intx_for_msi(dev
, 0);
727 dev
->msix_enabled
= 1;
729 control
&= ~PCI_MSIX_FLAGS_MASKALL
;
730 pci_write_config_word(dev
, pos
+ PCI_MSIX_FLAGS
, control
);
737 * If we had some success, report the number of irqs
738 * we succeeded in setting up.
740 struct msi_desc
*entry
;
743 list_for_each_entry(entry
, &dev
->msi_list
, list
) {
757 * pci_msi_check_device - check whether MSI may be enabled on a device
758 * @dev: pointer to the pci_dev data structure of MSI device function
759 * @nvec: how many MSIs have been requested ?
760 * @type: are we checking for MSI or MSI-X ?
762 * Look at global flags, the device itself, and its parent busses
763 * to determine if MSI/-X are supported for the device. If MSI/-X is
764 * supported return 0, else return an error code.
766 static int pci_msi_check_device(struct pci_dev
*dev
, int nvec
, int type
)
771 /* MSI must be globally enabled and supported by the device */
772 if (!pci_msi_enable
|| !dev
|| dev
->no_msi
)
776 * You can't ask to have 0 or less MSIs configured.
778 * b) the list manipulation code assumes nvec >= 1.
784 * Any bridge which does NOT route MSI transactions from its
785 * secondary bus to its primary bus must set NO_MSI flag on
786 * the secondary pci_bus.
787 * We expect only arch-specific PCI host bus controller driver
788 * or quirks for specific PCI bridges to be setting NO_MSI.
790 for (bus
= dev
->bus
; bus
; bus
= bus
->parent
)
791 if (bus
->bus_flags
& PCI_BUS_FLAGS_NO_MSI
)
794 ret
= arch_msi_check_device(dev
, nvec
, type
);
798 if (!pci_find_capability(dev
, type
))
805 * pci_enable_msi_block - configure device's MSI capability structure
806 * @dev: device to configure
807 * @nvec: number of interrupts to configure
809 * Allocate IRQs for a device with the MSI capability.
810 * This function returns a negative errno if an error occurs. If it
811 * is unable to allocate the number of interrupts requested, it returns
812 * the number of interrupts it might be able to allocate. If it successfully
813 * allocates at least the number of interrupts requested, it returns 0 and
814 * updates the @dev's irq member to the lowest new interrupt number; the
815 * other interrupt numbers allocated to this device are consecutive.
817 int pci_enable_msi_block(struct pci_dev
*dev
, unsigned int nvec
)
819 int status
, pos
, maxvec
;
822 pos
= pci_find_capability(dev
, PCI_CAP_ID_MSI
);
825 pci_read_config_word(dev
, pos
+ PCI_MSI_FLAGS
, &msgctl
);
826 maxvec
= 1 << ((msgctl
& PCI_MSI_FLAGS_QMASK
) >> 1);
830 status
= pci_msi_check_device(dev
, nvec
, PCI_CAP_ID_MSI
);
834 WARN_ON(!!dev
->msi_enabled
);
836 /* Check whether driver already requested MSI-X irqs */
837 if (dev
->msix_enabled
) {
838 dev_info(&dev
->dev
, "can't enable MSI "
839 "(MSI-X already enabled)\n");
843 status
= msi_capability_init(dev
, nvec
);
846 EXPORT_SYMBOL(pci_enable_msi_block
);
848 int pci_enable_msi_block_auto(struct pci_dev
*dev
, unsigned int *maxvec
)
853 pos
= pci_find_capability(dev
, PCI_CAP_ID_MSI
);
857 pci_read_config_word(dev
, pos
+ PCI_MSI_FLAGS
, &msgctl
);
858 ret
= 1 << ((msgctl
& PCI_MSI_FLAGS_QMASK
) >> 1);
865 ret
= pci_enable_msi_block(dev
, nvec
);
872 EXPORT_SYMBOL(pci_enable_msi_block_auto
);
874 void pci_msi_shutdown(struct pci_dev
*dev
)
876 struct msi_desc
*desc
;
881 if (!pci_msi_enable
|| !dev
|| !dev
->msi_enabled
)
884 BUG_ON(list_empty(&dev
->msi_list
));
885 desc
= list_first_entry(&dev
->msi_list
, struct msi_desc
, list
);
886 pos
= desc
->msi_attrib
.pos
;
888 msi_set_enable(dev
, pos
, 0);
889 pci_intx_for_msi(dev
, 1);
890 dev
->msi_enabled
= 0;
892 /* Return the device with MSI unmasked as initial states */
893 pci_read_config_word(dev
, pos
+ PCI_MSI_FLAGS
, &ctrl
);
894 mask
= msi_capable_mask(ctrl
);
895 /* Keep cached state to be restored */
896 __msi_mask_irq(desc
, mask
, ~mask
);
898 /* Restore dev->irq to its default pin-assertion irq */
899 dev
->irq
= desc
->msi_attrib
.default_irq
;
902 void pci_disable_msi(struct pci_dev
*dev
)
904 if (!pci_msi_enable
|| !dev
|| !dev
->msi_enabled
)
907 pci_msi_shutdown(dev
);
909 kset_unregister(dev
->msi_kset
);
910 dev
->msi_kset
= NULL
;
912 EXPORT_SYMBOL(pci_disable_msi
);
915 * pci_msix_table_size - return the number of device's MSI-X table entries
916 * @dev: pointer to the pci_dev data structure of MSI-X device function
918 int pci_msix_table_size(struct pci_dev
*dev
)
923 pos
= pci_find_capability(dev
, PCI_CAP_ID_MSIX
);
927 pci_read_config_word(dev
, msi_control_reg(pos
), &control
);
928 return multi_msix_capable(control
);
932 * pci_enable_msix - configure device's MSI-X capability structure
933 * @dev: pointer to the pci_dev data structure of MSI-X device function
934 * @entries: pointer to an array of MSI-X entries
935 * @nvec: number of MSI-X irqs requested for allocation by device driver
937 * Setup the MSI-X capability structure of device function with the number
938 * of requested irqs upon its software driver call to request for
939 * MSI-X mode enabled on its hardware device function. A return of zero
940 * indicates the successful configuration of MSI-X capability structure
941 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
942 * Or a return of > 0 indicates that driver request is exceeding the number
943 * of irqs or MSI-X vectors available. Driver should use the returned value to
944 * re-send its request.
946 int pci_enable_msix(struct pci_dev
*dev
, struct msix_entry
*entries
, int nvec
)
948 int status
, nr_entries
;
954 status
= pci_msi_check_device(dev
, nvec
, PCI_CAP_ID_MSIX
);
958 nr_entries
= pci_msix_table_size(dev
);
959 if (nvec
> nr_entries
)
962 /* Check for any invalid entries */
963 for (i
= 0; i
< nvec
; i
++) {
964 if (entries
[i
].entry
>= nr_entries
)
965 return -EINVAL
; /* invalid entry */
966 for (j
= i
+ 1; j
< nvec
; j
++) {
967 if (entries
[i
].entry
== entries
[j
].entry
)
968 return -EINVAL
; /* duplicate entry */
971 WARN_ON(!!dev
->msix_enabled
);
973 /* Check whether driver already requested for MSI irq */
974 if (dev
->msi_enabled
) {
975 dev_info(&dev
->dev
, "can't enable MSI-X "
976 "(MSI IRQ already assigned)\n");
979 status
= msix_capability_init(dev
, entries
, nvec
);
982 EXPORT_SYMBOL(pci_enable_msix
);
984 void pci_msix_shutdown(struct pci_dev
*dev
)
986 struct msi_desc
*entry
;
988 if (!pci_msi_enable
|| !dev
|| !dev
->msix_enabled
)
991 /* Return the device with MSI-X masked as initial states */
992 list_for_each_entry(entry
, &dev
->msi_list
, list
) {
993 /* Keep cached states to be restored */
994 __msix_mask_irq(entry
, 1);
997 msix_set_enable(dev
, 0);
998 pci_intx_for_msi(dev
, 1);
999 dev
->msix_enabled
= 0;
1002 void pci_disable_msix(struct pci_dev
*dev
)
1004 if (!pci_msi_enable
|| !dev
|| !dev
->msix_enabled
)
1007 pci_msix_shutdown(dev
);
1009 kset_unregister(dev
->msi_kset
);
1010 dev
->msi_kset
= NULL
;
1012 EXPORT_SYMBOL(pci_disable_msix
);
1015 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
1016 * @dev: pointer to the pci_dev data structure of MSI(X) device function
1018 * Being called during hotplug remove, from which the device function
1019 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
1020 * allocated for this device function, are reclaimed to unused state,
1021 * which may be used later on.
1023 void msi_remove_pci_irq_vectors(struct pci_dev
*dev
)
1025 if (!pci_msi_enable
|| !dev
)
1028 if (dev
->msi_enabled
|| dev
->msix_enabled
)
1032 void pci_no_msi(void)
1038 * pci_msi_enabled - is MSI enabled?
1040 * Returns true if MSI has not been disabled by the command-line option
1043 int pci_msi_enabled(void)
1045 return pci_msi_enable
;
1047 EXPORT_SYMBOL(pci_msi_enabled
);
1049 void pci_msi_init_pci_dev(struct pci_dev
*dev
)
1052 INIT_LIST_HEAD(&dev
->msi_list
);
1054 /* Disable the msi hardware to avoid screaming interrupts
1055 * during boot. This is the power on reset default so
1056 * usually this should be a noop.
1058 pos
= pci_find_capability(dev
, PCI_CAP_ID_MSI
);
1060 msi_set_enable(dev
, pos
, 0);
1061 msix_set_enable(dev
, 0);