2 * Modifications by Matt Porter (mporter@mvista.com) to support
3 * PPC44x Book E processors.
5 * This file contains the routines for initializing the MMU
6 * on the 4xx series of chips.
9 * Derived from arch/ppc/mm/init.c:
10 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
12 * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
13 * and Cort Dougan (PReP) (cort@cs.nmt.edu)
14 * Copyright (C) 1996 Paul Mackerras
16 * Derived from "arch/i386/mm/init.c"
17 * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
19 * This program is free software; you can redistribute it and/or
20 * modify it under the terms of the GNU General Public License
21 * as published by the Free Software Foundation; either version
22 * 2 of the License, or (at your option) any later version.
26 #include <linux/init.h>
27 #include <linux/memblock.h>
30 #include <asm/system.h>
32 #include <asm/cacheflush.h>
36 /* Used by the 44x TLB replacement exception handler.
37 * Just needed it declared someplace.
39 unsigned int tlb_44x_index
; /* = 0 */
40 unsigned int tlb_44x_hwater
= PPC44x_TLB_SIZE
- 1 - PPC44x_EARLY_TLBS
;
41 int icache_44x_need_flush
;
43 unsigned long tlb_47x_boltmap
[1024/8];
45 static void __cpuinit
ppc44x_update_tlb_hwater(void)
47 extern unsigned int tlb_44x_patch_hwater_D
[];
48 extern unsigned int tlb_44x_patch_hwater_I
[];
50 /* The TLB miss handlers hard codes the watermark in a cmpli
51 * instruction to improve performances rather than loading it
52 * from the global variable. Thus, we patch the instructions
53 * in the 2 TLB miss handlers when updating the value
55 tlb_44x_patch_hwater_D
[0] = (tlb_44x_patch_hwater_D
[0] & 0xffff0000) |
57 flush_icache_range((unsigned long)&tlb_44x_patch_hwater_D
[0],
58 (unsigned long)&tlb_44x_patch_hwater_D
[1]);
59 tlb_44x_patch_hwater_I
[0] = (tlb_44x_patch_hwater_I
[0] & 0xffff0000) |
61 flush_icache_range((unsigned long)&tlb_44x_patch_hwater_I
[0],
62 (unsigned long)&tlb_44x_patch_hwater_I
[1]);
66 * "Pins" a 256MB TLB entry in AS0 for kernel lowmem for 44x type MMU
68 static void __init
ppc44x_pin_tlb(unsigned int virt
, unsigned int phys
)
70 unsigned int entry
= tlb_44x_hwater
--;
72 ppc44x_update_tlb_hwater();
82 : "r" (PPC47x_TLB2_S_RWX
),
84 : "r" (PPC44x_TLB_SW
| PPC44x_TLB_SR
| PPC44x_TLB_SX
| PPC44x_TLB_G
),
87 "r" (virt
| PPC44x_TLB_VALID
| PPC44x_TLB_256M
),
89 "i" (PPC44x_TLB_PAGEID
),
90 "i" (PPC44x_TLB_XLAT
),
91 "i" (PPC44x_TLB_ATTRIB
));
94 static int __init
ppc47x_find_free_bolted(void)
96 unsigned int mmube0
= mfspr(SPRN_MMUBE0
);
97 unsigned int mmube1
= mfspr(SPRN_MMUBE1
);
99 if (!(mmube0
& MMUBE0_VBE0
))
101 if (!(mmube0
& MMUBE0_VBE1
))
103 if (!(mmube0
& MMUBE0_VBE2
))
105 if (!(mmube1
& MMUBE1_VBE3
))
107 if (!(mmube1
& MMUBE1_VBE4
))
109 if (!(mmube1
& MMUBE1_VBE5
))
114 static void __init
ppc47x_update_boltmap(void)
116 unsigned int mmube0
= mfspr(SPRN_MMUBE0
);
117 unsigned int mmube1
= mfspr(SPRN_MMUBE1
);
119 if (mmube0
& MMUBE0_VBE0
)
120 __set_bit((mmube0
>> MMUBE0_IBE0_SHIFT
) & 0xff,
122 if (mmube0
& MMUBE0_VBE1
)
123 __set_bit((mmube0
>> MMUBE0_IBE1_SHIFT
) & 0xff,
125 if (mmube0
& MMUBE0_VBE2
)
126 __set_bit((mmube0
>> MMUBE0_IBE2_SHIFT
) & 0xff,
128 if (mmube1
& MMUBE1_VBE3
)
129 __set_bit((mmube1
>> MMUBE1_IBE3_SHIFT
) & 0xff,
131 if (mmube1
& MMUBE1_VBE4
)
132 __set_bit((mmube1
>> MMUBE1_IBE4_SHIFT
) & 0xff,
134 if (mmube1
& MMUBE1_VBE5
)
135 __set_bit((mmube1
>> MMUBE1_IBE5_SHIFT
) & 0xff,
140 * "Pins" a 256MB TLB entry in AS0 for kernel lowmem for 47x type MMU
142 static void __cpuinit
ppc47x_pin_tlb(unsigned int virt
, unsigned int phys
)
147 /* Base rA is HW way select, way 0, bolted bit set */
150 /* Look for a bolted entry slot */
151 bolted
= ppc47x_find_free_bolted();
154 /* Insert bolted slot number */
157 pr_debug("256M TLB entry for 0x%08x->0x%08x in bolt slot %d\n",
160 mtspr(SPRN_MMUCR
, 0);
162 __asm__
__volatile__(
167 : "r" (PPC47x_TLB2_SW
| PPC47x_TLB2_SR
|
174 "r" (virt
| PPC47x_TLB0_VALID
| PPC47x_TLB0_256M
),
178 void __init
MMU_init_hw(void)
180 /* This is not useful on 47x but won't hurt either */
181 ppc44x_update_tlb_hwater();
183 flush_instruction_cache();
186 unsigned long __init
mmu_mapin_ram(unsigned long top
)
189 unsigned long memstart
= memstart_addr
& ~(PPC_PIN_SIZE
- 1);
191 /* Pin in enough TLBs to cover any lowmem not covered by the
192 * initial 256M mapping established in head_44x.S */
193 for (addr
= memstart
+ PPC_PIN_SIZE
; addr
< lowmem_end_addr
;
194 addr
+= PPC_PIN_SIZE
) {
195 if (mmu_has_feature(MMU_FTR_TYPE_47x
))
196 ppc47x_pin_tlb(addr
+ PAGE_OFFSET
, addr
);
198 ppc44x_pin_tlb(addr
+ PAGE_OFFSET
, addr
);
200 if (mmu_has_feature(MMU_FTR_TYPE_47x
)) {
201 ppc47x_update_boltmap();
207 printk(KERN_DEBUG
"bolted entries: ");
208 for (i
= 0; i
< 255; i
++) {
209 if (test_bit(i
, tlb_47x_boltmap
))
219 void setup_initial_memory_limit(phys_addr_t first_memblock_base
,
220 phys_addr_t first_memblock_size
)
224 #ifndef CONFIG_RELOCATABLE
225 /* We don't currently support the first MEMBLOCK not mapping 0
226 * physical on those processors
228 BUG_ON(first_memblock_base
!= 0);
231 /* 44x has a 256M TLB entry pinned at boot */
232 size
= (min_t(u64
, first_memblock_size
, PPC_PIN_SIZE
));
233 memblock_set_current_limit(first_memblock_base
+ size
);
237 void __cpuinit
mmu_init_secondary(int cpu
)
240 unsigned long memstart
= memstart_addr
& ~(PPC_PIN_SIZE
- 1);
242 /* Pin in enough TLBs to cover any lowmem not covered by the
243 * initial 256M mapping established in head_44x.S
245 * WARNING: This is called with only the first 256M of the
246 * linear mapping in the TLB and we can't take faults yet
247 * so beware of what this code uses. It runs off a temporary
248 * stack. current (r2) isn't initialized, smp_processor_id()
249 * will not work, current thread info isn't accessible, ...
251 for (addr
= memstart
+ PPC_PIN_SIZE
; addr
< lowmem_end_addr
;
252 addr
+= PPC_PIN_SIZE
) {
253 if (mmu_has_feature(MMU_FTR_TYPE_47x
))
254 ppc47x_pin_tlb(addr
+ PAGE_OFFSET
, addr
);
256 ppc44x_pin_tlb(addr
+ PAGE_OFFSET
, addr
);
259 #endif /* CONFIG_SMP */