2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2008 David Daney
9 #include <linux/sched.h>
11 #include <asm/processor.h>
12 #include <asm/watch.h>
15 * Install the watch registers for the current thread. A maximum of
16 * four registers are installed although the machine may have more.
18 void mips_install_watch_registers(void)
20 struct mips3264_watch_reg_state
*watches
=
21 ¤t
->thread
.watch
.mips3264
;
22 switch (current_cpu_data
.watch_reg_use_cnt
) {
26 write_c0_watchlo3(watches
->watchlo
[3]);
27 /* Write 1 to the I, R, and W bits to clear them, and
28 1 to G so all ASIDs are trapped. */
29 write_c0_watchhi3(0x40000007 | watches
->watchhi
[3]);
31 write_c0_watchlo2(watches
->watchlo
[2]);
32 write_c0_watchhi2(0x40000007 | watches
->watchhi
[2]);
34 write_c0_watchlo1(watches
->watchlo
[1]);
35 write_c0_watchhi1(0x40000007 | watches
->watchhi
[1]);
37 write_c0_watchlo0(watches
->watchlo
[0]);
38 write_c0_watchhi0(0x40000007 | watches
->watchhi
[0]);
43 * Read back the watchhi registers so the user space debugger has
44 * access to the I, R, and W bits. A maximum of four registers are
45 * read although the machine may have more.
47 void mips_read_watch_registers(void)
49 struct mips3264_watch_reg_state
*watches
=
50 ¤t
->thread
.watch
.mips3264
;
51 switch (current_cpu_data
.watch_reg_use_cnt
) {
55 watches
->watchhi
[3] = (read_c0_watchhi3() & 0x0fff);
57 watches
->watchhi
[2] = (read_c0_watchhi2() & 0x0fff);
59 watches
->watchhi
[1] = (read_c0_watchhi1() & 0x0fff);
61 watches
->watchhi
[0] = (read_c0_watchhi0() & 0x0fff);
63 if (current_cpu_data
.watch_reg_use_cnt
== 1 &&
64 (watches
->watchhi
[0] & 7) == 0) {
65 /* Pathological case of release 1 architecture that
66 * doesn't set the condition bits. We assume that
67 * since we got here, the watch condition was met and
68 * signal that the conditions requested in watchlo
70 watches
->watchhi
[0] |= (watches
->watchlo
[0] & 7);
75 * Disable all watch registers. Although only four registers are
76 * installed, all are cleared to eliminate the possibility of endless
77 * looping in the watch handler.
79 void mips_clear_watch_registers(void)
81 switch (current_cpu_data
.watch_reg_count
) {
103 __cpuinit
void mips_probe_watch_registers(struct cpuinfo_mips
*c
)
107 if ((c
->options
& MIPS_CPU_WATCH
) == 0)
110 * Check which of the I,R and W bits are supported, then
111 * disable the register.
113 write_c0_watchlo0(7);
114 t
= read_c0_watchlo0();
115 write_c0_watchlo0(0);
116 c
->watch_reg_masks
[0] = t
& 7;
118 /* Write the mask bits and read them back to determine which
120 c
->watch_reg_count
= 1;
121 c
->watch_reg_use_cnt
= 1;
122 t
= read_c0_watchhi0();
123 write_c0_watchhi0(t
| 0xff8);
124 t
= read_c0_watchhi0();
125 c
->watch_reg_masks
[0] |= (t
& 0xff8);
126 if ((t
& 0x80000000) == 0)
129 write_c0_watchlo1(7);
130 t
= read_c0_watchlo1();
131 write_c0_watchlo1(0);
132 c
->watch_reg_masks
[1] = t
& 7;
134 c
->watch_reg_count
= 2;
135 c
->watch_reg_use_cnt
= 2;
136 t
= read_c0_watchhi1();
137 write_c0_watchhi1(t
| 0xff8);
138 t
= read_c0_watchhi1();
139 c
->watch_reg_masks
[1] |= (t
& 0xff8);
140 if ((t
& 0x80000000) == 0)
143 write_c0_watchlo2(7);
144 t
= read_c0_watchlo2();
145 write_c0_watchlo2(0);
146 c
->watch_reg_masks
[2] = t
& 7;
148 c
->watch_reg_count
= 3;
149 c
->watch_reg_use_cnt
= 3;
150 t
= read_c0_watchhi2();
151 write_c0_watchhi2(t
| 0xff8);
152 t
= read_c0_watchhi2();
153 c
->watch_reg_masks
[2] |= (t
& 0xff8);
154 if ((t
& 0x80000000) == 0)
157 write_c0_watchlo3(7);
158 t
= read_c0_watchlo3();
159 write_c0_watchlo3(0);
160 c
->watch_reg_masks
[3] = t
& 7;
162 c
->watch_reg_count
= 4;
163 c
->watch_reg_use_cnt
= 4;
164 t
= read_c0_watchhi3();
165 write_c0_watchhi3(t
| 0xff8);
166 t
= read_c0_watchhi3();
167 c
->watch_reg_masks
[3] |= (t
& 0xff8);
168 if ((t
& 0x80000000) == 0)
171 /* We use at most 4, but probe and report up to 8. */
172 c
->watch_reg_count
= 5;
173 t
= read_c0_watchhi4();
174 if ((t
& 0x80000000) == 0)
177 c
->watch_reg_count
= 6;
178 t
= read_c0_watchhi5();
179 if ((t
& 0x80000000) == 0)
182 c
->watch_reg_count
= 7;
183 t
= read_c0_watchhi6();
184 if ((t
& 0x80000000) == 0)
187 c
->watch_reg_count
= 8;