2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
7 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11 * Copyright (C) 2000, 01 MIPS Technologies, Inc.
12 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
14 #include <linux/bug.h>
15 #include <linux/compiler.h>
16 #include <linux/init.h>
18 #include <linux/module.h>
19 #include <linux/sched.h>
20 #include <linux/smp.h>
21 #include <linux/spinlock.h>
22 #include <linux/kallsyms.h>
23 #include <linux/bootmem.h>
24 #include <linux/interrupt.h>
25 #include <linux/ptrace.h>
26 #include <linux/kgdb.h>
27 #include <linux/kdebug.h>
28 #include <linux/kprobes.h>
29 #include <linux/notifier.h>
30 #include <linux/kdb.h>
31 #include <linux/irq.h>
32 #include <linux/perf_event.h>
34 #include <asm/bootinfo.h>
35 #include <asm/branch.h>
36 #include <asm/break.h>
41 #include <asm/fpu_emulator.h>
42 #include <asm/mipsregs.h>
43 #include <asm/mipsmtregs.h>
44 #include <asm/module.h>
45 #include <asm/pgtable.h>
46 #include <asm/ptrace.h>
47 #include <asm/sections.h>
48 #include <asm/system.h>
49 #include <asm/tlbdebug.h>
50 #include <asm/traps.h>
51 #include <asm/uaccess.h>
52 #include <asm/watch.h>
53 #include <asm/mmu_context.h>
54 #include <asm/types.h>
55 #include <asm/stacktrace.h>
58 extern void check_wait(void);
59 extern asmlinkage
void r4k_wait(void);
60 extern asmlinkage
void rollback_handle_int(void);
61 extern asmlinkage
void handle_int(void);
62 extern asmlinkage
void handle_tlbm(void);
63 extern asmlinkage
void handle_tlbl(void);
64 extern asmlinkage
void handle_tlbs(void);
65 extern asmlinkage
void handle_adel(void);
66 extern asmlinkage
void handle_ades(void);
67 extern asmlinkage
void handle_ibe(void);
68 extern asmlinkage
void handle_dbe(void);
69 extern asmlinkage
void handle_sys(void);
70 extern asmlinkage
void handle_bp(void);
71 extern asmlinkage
void handle_ri(void);
72 extern asmlinkage
void handle_ri_rdhwr_vivt(void);
73 extern asmlinkage
void handle_ri_rdhwr(void);
74 extern asmlinkage
void handle_cpu(void);
75 extern asmlinkage
void handle_ov(void);
76 extern asmlinkage
void handle_tr(void);
77 extern asmlinkage
void handle_fpe(void);
78 extern asmlinkage
void handle_mdmx(void);
79 extern asmlinkage
void handle_watch(void);
80 extern asmlinkage
void handle_mt(void);
81 extern asmlinkage
void handle_dsp(void);
82 extern asmlinkage
void handle_mcheck(void);
83 extern asmlinkage
void handle_reserved(void);
85 extern int fpu_emulator_cop1Handler(struct pt_regs
*xcp
,
86 struct mips_fpu_struct
*ctx
, int has_fpu
,
87 void *__user
*fault_addr
);
89 void (*board_be_init
)(void);
90 int (*board_be_handler
)(struct pt_regs
*regs
, int is_fixup
);
91 void (*board_nmi_handler_setup
)(void);
92 void (*board_ejtag_handler_setup
)(void);
93 void (*board_bind_eic_interrupt
)(int irq
, int regset
);
96 static void show_raw_backtrace(unsigned long reg29
)
98 unsigned long *sp
= (unsigned long *)(reg29
& ~3);
101 printk("Call Trace:");
102 #ifdef CONFIG_KALLSYMS
105 while (!kstack_end(sp
)) {
106 unsigned long __user
*p
=
107 (unsigned long __user
*)(unsigned long)sp
++;
108 if (__get_user(addr
, p
)) {
109 printk(" (Bad stack address)");
112 if (__kernel_text_address(addr
))
118 #ifdef CONFIG_KALLSYMS
120 static int __init
set_raw_show_trace(char *str
)
125 __setup("raw_show_trace", set_raw_show_trace
);
128 static void show_backtrace(struct task_struct
*task
, const struct pt_regs
*regs
)
130 unsigned long sp
= regs
->regs
[29];
131 unsigned long ra
= regs
->regs
[31];
132 unsigned long pc
= regs
->cp0_epc
;
134 if (raw_show_trace
|| !__kernel_text_address(pc
)) {
135 show_raw_backtrace(sp
);
138 printk("Call Trace:\n");
141 pc
= unwind_stack(task
, &sp
, pc
, &ra
);
147 * This routine abuses get_user()/put_user() to reference pointers
148 * with at least a bit of error checking ...
150 static void show_stacktrace(struct task_struct
*task
,
151 const struct pt_regs
*regs
)
153 const int field
= 2 * sizeof(unsigned long);
156 unsigned long __user
*sp
= (unsigned long __user
*)regs
->regs
[29];
160 while ((unsigned long) sp
& (PAGE_SIZE
- 1)) {
161 if (i
&& ((i
% (64 / field
)) == 0))
168 if (__get_user(stackdata
, sp
++)) {
169 printk(" (Bad stack address)");
173 printk(" %0*lx", field
, stackdata
);
177 show_backtrace(task
, regs
);
180 void show_stack(struct task_struct
*task
, unsigned long *sp
)
184 regs
.regs
[29] = (unsigned long)sp
;
188 if (task
&& task
!= current
) {
189 regs
.regs
[29] = task
->thread
.reg29
;
191 regs
.cp0_epc
= task
->thread
.reg31
;
192 #ifdef CONFIG_KGDB_KDB
193 } else if (atomic_read(&kgdb_active
) != -1 &&
195 memcpy(®s
, kdb_current_regs
, sizeof(regs
));
196 #endif /* CONFIG_KGDB_KDB */
198 prepare_frametrace(®s
);
201 show_stacktrace(task
, ®s
);
205 * The architecture-independent dump_stack generator
207 void dump_stack(void)
211 prepare_frametrace(®s
);
212 show_backtrace(current
, ®s
);
215 EXPORT_SYMBOL(dump_stack
);
217 static void show_code(unsigned int __user
*pc
)
220 unsigned short __user
*pc16
= NULL
;
224 if ((unsigned long)pc
& 1)
225 pc16
= (unsigned short __user
*)((unsigned long)pc
& ~1);
226 for(i
= -3 ; i
< 6 ; i
++) {
228 if (pc16
? __get_user(insn
, pc16
+ i
) : __get_user(insn
, pc
+ i
)) {
229 printk(" (Bad address in epc)\n");
232 printk("%c%0*x%c", (i
?' ':'<'), pc16
? 4 : 8, insn
, (i
?' ':'>'));
236 static void __show_regs(const struct pt_regs
*regs
)
238 const int field
= 2 * sizeof(unsigned long);
239 unsigned int cause
= regs
->cp0_cause
;
242 printk("Cpu %d\n", smp_processor_id());
245 * Saved main processor registers
247 for (i
= 0; i
< 32; ) {
251 printk(" %0*lx", field
, 0UL);
252 else if (i
== 26 || i
== 27)
253 printk(" %*s", field
, "");
255 printk(" %0*lx", field
, regs
->regs
[i
]);
262 #ifdef CONFIG_CPU_HAS_SMARTMIPS
263 printk("Acx : %0*lx\n", field
, regs
->acx
);
265 printk("Hi : %0*lx\n", field
, regs
->hi
);
266 printk("Lo : %0*lx\n", field
, regs
->lo
);
269 * Saved cp0 registers
271 printk("epc : %0*lx %pS\n", field
, regs
->cp0_epc
,
272 (void *) regs
->cp0_epc
);
273 printk(" %s\n", print_tainted());
274 printk("ra : %0*lx %pS\n", field
, regs
->regs
[31],
275 (void *) regs
->regs
[31]);
277 printk("Status: %08x ", (uint32_t) regs
->cp0_status
);
279 if (current_cpu_data
.isa_level
== MIPS_CPU_ISA_I
) {
280 if (regs
->cp0_status
& ST0_KUO
)
282 if (regs
->cp0_status
& ST0_IEO
)
284 if (regs
->cp0_status
& ST0_KUP
)
286 if (regs
->cp0_status
& ST0_IEP
)
288 if (regs
->cp0_status
& ST0_KUC
)
290 if (regs
->cp0_status
& ST0_IEC
)
293 if (regs
->cp0_status
& ST0_KX
)
295 if (regs
->cp0_status
& ST0_SX
)
297 if (regs
->cp0_status
& ST0_UX
)
299 switch (regs
->cp0_status
& ST0_KSU
) {
304 printk("SUPERVISOR ");
313 if (regs
->cp0_status
& ST0_ERL
)
315 if (regs
->cp0_status
& ST0_EXL
)
317 if (regs
->cp0_status
& ST0_IE
)
322 printk("Cause : %08x\n", cause
);
324 cause
= (cause
& CAUSEF_EXCCODE
) >> CAUSEB_EXCCODE
;
325 if (1 <= cause
&& cause
<= 5)
326 printk("BadVA : %0*lx\n", field
, regs
->cp0_badvaddr
);
328 printk("PrId : %08x (%s)\n", read_c0_prid(),
333 * FIXME: really the generic show_regs should take a const pointer argument.
335 void show_regs(struct pt_regs
*regs
)
337 __show_regs((struct pt_regs
*)regs
);
340 void show_registers(struct pt_regs
*regs
)
342 const int field
= 2 * sizeof(unsigned long);
346 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
347 current
->comm
, current
->pid
, current_thread_info(), current
,
348 field
, current_thread_info()->tp_value
);
349 if (cpu_has_userlocal
) {
352 tls
= read_c0_userlocal();
353 if (tls
!= current_thread_info()->tp_value
)
354 printk("*HwTLS: %0*lx\n", field
, tls
);
357 show_stacktrace(current
, regs
);
358 show_code((unsigned int __user
*) regs
->cp0_epc
);
362 static int regs_to_trapnr(struct pt_regs
*regs
)
364 return (regs
->cp0_cause
>> 2) & 0x1f;
367 static DEFINE_SPINLOCK(die_lock
);
369 void __noreturn
die(const char *str
, struct pt_regs
*regs
)
371 static int die_counter
;
373 #ifdef CONFIG_MIPS_MT_SMTC
374 unsigned long dvpret
= dvpe();
375 #endif /* CONFIG_MIPS_MT_SMTC */
377 if (notify_die(DIE_OOPS
, str
, regs
, 0, regs_to_trapnr(regs
), SIGSEGV
) == NOTIFY_STOP
)
381 spin_lock_irq(&die_lock
);
383 #ifdef CONFIG_MIPS_MT_SMTC
384 mips_mt_regdump(dvpret
);
385 #endif /* CONFIG_MIPS_MT_SMTC */
387 printk("%s[#%d]:\n", str
, ++die_counter
);
388 show_registers(regs
);
389 add_taint(TAINT_DIE
);
390 spin_unlock_irq(&die_lock
);
393 panic("Fatal exception in interrupt");
396 printk(KERN_EMERG
"Fatal exception: panic in 5 seconds\n");
398 panic("Fatal exception");
404 extern struct exception_table_entry __start___dbe_table
[];
405 extern struct exception_table_entry __stop___dbe_table
[];
408 " .section __dbe_table, \"a\"\n"
411 /* Given an address, look for it in the exception tables. */
412 static const struct exception_table_entry
*search_dbe_tables(unsigned long addr
)
414 const struct exception_table_entry
*e
;
416 e
= search_extable(__start___dbe_table
, __stop___dbe_table
- 1, addr
);
418 e
= search_module_dbetables(addr
);
422 asmlinkage
void do_be(struct pt_regs
*regs
)
424 const int field
= 2 * sizeof(unsigned long);
425 const struct exception_table_entry
*fixup
= NULL
;
426 int data
= regs
->cp0_cause
& 4;
427 int action
= MIPS_BE_FATAL
;
429 /* XXX For now. Fixme, this searches the wrong table ... */
430 if (data
&& !user_mode(regs
))
431 fixup
= search_dbe_tables(exception_epc(regs
));
434 action
= MIPS_BE_FIXUP
;
436 if (board_be_handler
)
437 action
= board_be_handler(regs
, fixup
!= NULL
);
440 case MIPS_BE_DISCARD
:
444 regs
->cp0_epc
= fixup
->nextinsn
;
453 * Assume it would be too dangerous to continue ...
455 printk(KERN_ALERT
"%s bus error, epc == %0*lx, ra == %0*lx\n",
456 data
? "Data" : "Instruction",
457 field
, regs
->cp0_epc
, field
, regs
->regs
[31]);
458 if (notify_die(DIE_OOPS
, "bus error", regs
, 0, regs_to_trapnr(regs
), SIGBUS
)
462 die_if_kernel("Oops", regs
);
463 force_sig(SIGBUS
, current
);
467 * ll/sc, rdhwr, sync emulation
470 #define OPCODE 0xfc000000
471 #define BASE 0x03e00000
472 #define RT 0x001f0000
473 #define OFFSET 0x0000ffff
474 #define LL 0xc0000000
475 #define SC 0xe0000000
476 #define SPEC0 0x00000000
477 #define SPEC3 0x7c000000
478 #define RD 0x0000f800
479 #define FUNC 0x0000003f
480 #define SYNC 0x0000000f
481 #define RDHWR 0x0000003b
484 * The ll_bit is cleared by r*_switch.S
488 struct task_struct
*ll_task
;
490 static inline int simulate_ll(struct pt_regs
*regs
, unsigned int opcode
)
492 unsigned long value
, __user
*vaddr
;
496 * analyse the ll instruction that just caused a ri exception
497 * and put the referenced address to addr.
500 /* sign extend offset */
501 offset
= opcode
& OFFSET
;
505 vaddr
= (unsigned long __user
*)
506 ((unsigned long)(regs
->regs
[(opcode
& BASE
) >> 21]) + offset
);
508 if ((unsigned long)vaddr
& 3)
510 if (get_user(value
, vaddr
))
515 if (ll_task
== NULL
|| ll_task
== current
) {
524 regs
->regs
[(opcode
& RT
) >> 16] = value
;
529 static inline int simulate_sc(struct pt_regs
*regs
, unsigned int opcode
)
531 unsigned long __user
*vaddr
;
536 * analyse the sc instruction that just caused a ri exception
537 * and put the referenced address to addr.
540 /* sign extend offset */
541 offset
= opcode
& OFFSET
;
545 vaddr
= (unsigned long __user
*)
546 ((unsigned long)(regs
->regs
[(opcode
& BASE
) >> 21]) + offset
);
547 reg
= (opcode
& RT
) >> 16;
549 if ((unsigned long)vaddr
& 3)
554 if (ll_bit
== 0 || ll_task
!= current
) {
562 if (put_user(regs
->regs
[reg
], vaddr
))
571 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
572 * opcodes are supposed to result in coprocessor unusable exceptions if
573 * executed on ll/sc-less processors. That's the theory. In practice a
574 * few processors such as NEC's VR4100 throw reserved instruction exceptions
575 * instead, so we're doing the emulation thing in both exception handlers.
577 static int simulate_llsc(struct pt_regs
*regs
, unsigned int opcode
)
579 if ((opcode
& OPCODE
) == LL
) {
580 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS
,
582 return simulate_ll(regs
, opcode
);
584 if ((opcode
& OPCODE
) == SC
) {
585 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS
,
587 return simulate_sc(regs
, opcode
);
590 return -1; /* Must be something else ... */
594 * Simulate trapping 'rdhwr' instructions to provide user accessible
595 * registers not implemented in hardware.
597 static int simulate_rdhwr(struct pt_regs
*regs
, unsigned int opcode
)
599 struct thread_info
*ti
= task_thread_info(current
);
601 if ((opcode
& OPCODE
) == SPEC3
&& (opcode
& FUNC
) == RDHWR
) {
602 int rd
= (opcode
& RD
) >> 11;
603 int rt
= (opcode
& RT
) >> 16;
604 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS
,
607 case 0: /* CPU number */
608 regs
->regs
[rt
] = smp_processor_id();
610 case 1: /* SYNCI length */
611 regs
->regs
[rt
] = min(current_cpu_data
.dcache
.linesz
,
612 current_cpu_data
.icache
.linesz
);
614 case 2: /* Read count register */
615 regs
->regs
[rt
] = read_c0_count();
617 case 3: /* Count register resolution */
618 switch (current_cpu_data
.cputype
) {
628 regs
->regs
[rt
] = ti
->tp_value
;
639 static int simulate_sync(struct pt_regs
*regs
, unsigned int opcode
)
641 if ((opcode
& OPCODE
) == SPEC0
&& (opcode
& FUNC
) == SYNC
) {
642 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS
,
647 return -1; /* Must be something else ... */
650 asmlinkage
void do_ov(struct pt_regs
*regs
)
654 die_if_kernel("Integer overflow", regs
);
656 info
.si_code
= FPE_INTOVF
;
657 info
.si_signo
= SIGFPE
;
659 info
.si_addr
= (void __user
*) regs
->cp0_epc
;
660 force_sig_info(SIGFPE
, &info
, current
);
663 static int process_fpemu_return(int sig
, void __user
*fault_addr
)
665 if (sig
== SIGSEGV
|| sig
== SIGBUS
) {
666 struct siginfo si
= {0};
667 si
.si_addr
= fault_addr
;
669 if (sig
== SIGSEGV
) {
670 if (find_vma(current
->mm
, (unsigned long)fault_addr
))
671 si
.si_code
= SEGV_ACCERR
;
673 si
.si_code
= SEGV_MAPERR
;
675 si
.si_code
= BUS_ADRERR
;
677 force_sig_info(sig
, &si
, current
);
680 force_sig(sig
, current
);
688 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
690 asmlinkage
void do_fpe(struct pt_regs
*regs
, unsigned long fcr31
)
692 siginfo_t info
= {0};
694 if (notify_die(DIE_FP
, "FP exception", regs
, 0, regs_to_trapnr(regs
), SIGFPE
)
697 die_if_kernel("FP exception in kernel code", regs
);
699 if (fcr31
& FPU_CSR_UNI_X
) {
701 void __user
*fault_addr
= NULL
;
704 * Unimplemented operation exception. If we've got the full
705 * software emulator on-board, let's use it...
707 * Force FPU to dump state into task/thread context. We're
708 * moving a lot of data here for what is probably a single
709 * instruction, but the alternative is to pre-decode the FP
710 * register operands before invoking the emulator, which seems
711 * a bit extreme for what should be an infrequent event.
713 /* Ensure 'resume' not overwrite saved fp context again. */
716 /* Run the emulator */
717 sig
= fpu_emulator_cop1Handler(regs
, ¤t
->thread
.fpu
, 1,
721 * We can't allow the emulated instruction to leave any of
722 * the cause bit set in $fcr31.
724 current
->thread
.fpu
.fcr31
&= ~FPU_CSR_ALL_X
;
726 /* Restore the hardware register state */
727 own_fpu(1); /* Using the FPU again. */
729 /* If something went wrong, signal */
730 process_fpemu_return(sig
, fault_addr
);
733 } else if (fcr31
& FPU_CSR_INV_X
)
734 info
.si_code
= FPE_FLTINV
;
735 else if (fcr31
& FPU_CSR_DIV_X
)
736 info
.si_code
= FPE_FLTDIV
;
737 else if (fcr31
& FPU_CSR_OVF_X
)
738 info
.si_code
= FPE_FLTOVF
;
739 else if (fcr31
& FPU_CSR_UDF_X
)
740 info
.si_code
= FPE_FLTUND
;
741 else if (fcr31
& FPU_CSR_INE_X
)
742 info
.si_code
= FPE_FLTRES
;
744 info
.si_code
= __SI_FAULT
;
745 info
.si_signo
= SIGFPE
;
747 info
.si_addr
= (void __user
*) regs
->cp0_epc
;
748 force_sig_info(SIGFPE
, &info
, current
);
751 static void do_trap_or_bp(struct pt_regs
*regs
, unsigned int code
,
757 #ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
758 if (kgdb_ll_trap(DIE_TRAP
, str
, regs
, code
, regs_to_trapnr(regs
), SIGTRAP
) == NOTIFY_STOP
)
760 #endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
762 if (notify_die(DIE_TRAP
, str
, regs
, code
, regs_to_trapnr(regs
), SIGTRAP
) == NOTIFY_STOP
)
766 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
767 * insns, even for trap and break codes that indicate arithmetic
768 * failures. Weird ...
769 * But should we continue the brokenness??? --macro
774 scnprintf(b
, sizeof(b
), "%s instruction in kernel code", str
);
775 die_if_kernel(b
, regs
);
776 if (code
== BRK_DIVZERO
)
777 info
.si_code
= FPE_INTDIV
;
779 info
.si_code
= FPE_INTOVF
;
780 info
.si_signo
= SIGFPE
;
782 info
.si_addr
= (void __user
*) regs
->cp0_epc
;
783 force_sig_info(SIGFPE
, &info
, current
);
786 die_if_kernel("Kernel bug detected", regs
);
787 force_sig(SIGTRAP
, current
);
791 * Address errors may be deliberately induced by the FPU
792 * emulator to retake control of the CPU after executing the
793 * instruction in the delay slot of an emulated branch.
795 * Terminate if exception was recognized as a delay slot return
796 * otherwise handle as normal.
798 if (do_dsemulret(regs
))
801 die_if_kernel("Math emu break/trap", regs
);
802 force_sig(SIGTRAP
, current
);
805 scnprintf(b
, sizeof(b
), "%s instruction in kernel code", str
);
806 die_if_kernel(b
, regs
);
807 force_sig(SIGTRAP
, current
);
811 asmlinkage
void do_bp(struct pt_regs
*regs
)
813 unsigned int opcode
, bcode
;
815 if (__get_user(opcode
, (unsigned int __user
*) exception_epc(regs
)))
819 * There is the ancient bug in the MIPS assemblers that the break
820 * code starts left to bit 16 instead to bit 6 in the opcode.
821 * Gas is bug-compatible, but not always, grrr...
822 * We handle both cases with a simple heuristics. --macro
824 bcode
= ((opcode
>> 6) & ((1 << 20) - 1));
825 if (bcode
>= (1 << 10))
829 * notify the kprobe handlers, if instruction is likely to
834 if (notify_die(DIE_BREAK
, "debug", regs
, bcode
, regs_to_trapnr(regs
), SIGTRAP
) == NOTIFY_STOP
)
838 case BRK_KPROBE_SSTEPBP
:
839 if (notify_die(DIE_SSTEPBP
, "single_step", regs
, bcode
, regs_to_trapnr(regs
), SIGTRAP
) == NOTIFY_STOP
)
847 do_trap_or_bp(regs
, bcode
, "Break");
851 force_sig(SIGSEGV
, current
);
854 asmlinkage
void do_tr(struct pt_regs
*regs
)
856 unsigned int opcode
, tcode
= 0;
858 if (__get_user(opcode
, (unsigned int __user
*) exception_epc(regs
)))
861 /* Immediate versions don't provide a code. */
862 if (!(opcode
& OPCODE
))
863 tcode
= ((opcode
>> 6) & ((1 << 10) - 1));
865 do_trap_or_bp(regs
, tcode
, "Trap");
869 force_sig(SIGSEGV
, current
);
872 asmlinkage
void do_ri(struct pt_regs
*regs
)
874 unsigned int __user
*epc
= (unsigned int __user
*)exception_epc(regs
);
875 unsigned long old_epc
= regs
->cp0_epc
;
876 unsigned int opcode
= 0;
879 if (notify_die(DIE_RI
, "RI Fault", regs
, 0, regs_to_trapnr(regs
), SIGILL
)
883 die_if_kernel("Reserved instruction in kernel code", regs
);
885 if (unlikely(compute_return_epc(regs
) < 0))
888 if (unlikely(get_user(opcode
, epc
) < 0))
891 if (!cpu_has_llsc
&& status
< 0)
892 status
= simulate_llsc(regs
, opcode
);
895 status
= simulate_rdhwr(regs
, opcode
);
898 status
= simulate_sync(regs
, opcode
);
903 if (unlikely(status
> 0)) {
904 regs
->cp0_epc
= old_epc
; /* Undo skip-over. */
905 force_sig(status
, current
);
910 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
911 * emulated more than some threshold number of instructions, force migration to
912 * a "CPU" that has FP support.
914 static void mt_ase_fp_affinity(void)
916 #ifdef CONFIG_MIPS_MT_FPAFF
917 if (mt_fpemul_threshold
> 0 &&
918 ((current
->thread
.emulated_fp
++ > mt_fpemul_threshold
))) {
920 * If there's no FPU present, or if the application has already
921 * restricted the allowed set to exclude any CPUs with FPUs,
922 * we'll skip the procedure.
924 if (cpus_intersects(current
->cpus_allowed
, mt_fpu_cpumask
)) {
927 current
->thread
.user_cpus_allowed
928 = current
->cpus_allowed
;
929 cpus_and(tmask
, current
->cpus_allowed
,
931 set_cpus_allowed_ptr(current
, &tmask
);
932 set_thread_flag(TIF_FPUBOUND
);
935 #endif /* CONFIG_MIPS_MT_FPAFF */
939 * No lock; only written during early bootup by CPU 0.
941 static RAW_NOTIFIER_HEAD(cu2_chain
);
943 int __ref
register_cu2_notifier(struct notifier_block
*nb
)
945 return raw_notifier_chain_register(&cu2_chain
, nb
);
948 int cu2_notifier_call_chain(unsigned long val
, void *v
)
950 return raw_notifier_call_chain(&cu2_chain
, val
, v
);
953 static int default_cu2_call(struct notifier_block
*nfb
, unsigned long action
,
956 struct pt_regs
*regs
= data
;
960 die_if_kernel("Unhandled kernel unaligned access or invalid "
961 "instruction", regs
);
965 force_sig(SIGILL
, current
);
971 asmlinkage
void do_cpu(struct pt_regs
*regs
)
973 unsigned int __user
*epc
;
974 unsigned long old_epc
;
978 unsigned long __maybe_unused flags
;
980 die_if_kernel("do_cpu invoked from kernel context!", regs
);
982 cpid
= (regs
->cp0_cause
>> CAUSEB_CE
) & 3;
986 epc
= (unsigned int __user
*)exception_epc(regs
);
987 old_epc
= regs
->cp0_epc
;
991 if (unlikely(compute_return_epc(regs
) < 0))
994 if (unlikely(get_user(opcode
, epc
) < 0))
997 if (!cpu_has_llsc
&& status
< 0)
998 status
= simulate_llsc(regs
, opcode
);
1001 status
= simulate_rdhwr(regs
, opcode
);
1006 if (unlikely(status
> 0)) {
1007 regs
->cp0_epc
= old_epc
; /* Undo skip-over. */
1008 force_sig(status
, current
);
1014 if (used_math()) /* Using the FPU again. */
1016 else { /* First time FPU user. */
1021 if (!raw_cpu_has_fpu
) {
1023 void __user
*fault_addr
= NULL
;
1024 sig
= fpu_emulator_cop1Handler(regs
,
1025 ¤t
->thread
.fpu
,
1027 if (!process_fpemu_return(sig
, fault_addr
))
1028 mt_ase_fp_affinity();
1034 raw_notifier_call_chain(&cu2_chain
, CU2_EXCEPTION
, regs
);
1041 force_sig(SIGILL
, current
);
1044 asmlinkage
void do_mdmx(struct pt_regs
*regs
)
1046 force_sig(SIGILL
, current
);
1050 * Called with interrupts disabled.
1052 asmlinkage
void do_watch(struct pt_regs
*regs
)
1057 * Clear WP (bit 22) bit of cause register so we don't loop
1060 cause
= read_c0_cause();
1061 cause
&= ~(1 << 22);
1062 write_c0_cause(cause
);
1065 * If the current thread has the watch registers loaded, save
1066 * their values and send SIGTRAP. Otherwise another thread
1067 * left the registers set, clear them and continue.
1069 if (test_tsk_thread_flag(current
, TIF_LOAD_WATCH
)) {
1070 mips_read_watch_registers();
1072 force_sig(SIGTRAP
, current
);
1074 mips_clear_watch_registers();
1079 asmlinkage
void do_mcheck(struct pt_regs
*regs
)
1081 const int field
= 2 * sizeof(unsigned long);
1082 int multi_match
= regs
->cp0_status
& ST0_TS
;
1087 printk("Index : %0x\n", read_c0_index());
1088 printk("Pagemask: %0x\n", read_c0_pagemask());
1089 printk("EntryHi : %0*lx\n", field
, read_c0_entryhi());
1090 printk("EntryLo0: %0*lx\n", field
, read_c0_entrylo0());
1091 printk("EntryLo1: %0*lx\n", field
, read_c0_entrylo1());
1096 show_code((unsigned int __user
*) regs
->cp0_epc
);
1099 * Some chips may have other causes of machine check (e.g. SB1
1102 panic("Caught Machine Check exception - %scaused by multiple "
1103 "matching entries in the TLB.",
1104 (multi_match
) ? "" : "not ");
1107 asmlinkage
void do_mt(struct pt_regs
*regs
)
1111 subcode
= (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT
)
1112 >> VPECONTROL_EXCPT_SHIFT
;
1115 printk(KERN_DEBUG
"Thread Underflow\n");
1118 printk(KERN_DEBUG
"Thread Overflow\n");
1121 printk(KERN_DEBUG
"Invalid YIELD Qualifier\n");
1124 printk(KERN_DEBUG
"Gating Storage Exception\n");
1127 printk(KERN_DEBUG
"YIELD Scheduler Exception\n");
1130 printk(KERN_DEBUG
"Gating Storage Schedulier Exception\n");
1133 printk(KERN_DEBUG
"*** UNKNOWN THREAD EXCEPTION %d ***\n",
1137 die_if_kernel("MIPS MT Thread exception in kernel", regs
);
1139 force_sig(SIGILL
, current
);
1143 asmlinkage
void do_dsp(struct pt_regs
*regs
)
1146 panic("Unexpected DSP exception\n");
1148 force_sig(SIGILL
, current
);
1151 asmlinkage
void do_reserved(struct pt_regs
*regs
)
1154 * Game over - no way to handle this if it ever occurs. Most probably
1155 * caused by a new unknown cpu type or after another deadly
1156 * hard/software error.
1159 panic("Caught reserved exception %ld - should not happen.",
1160 (regs
->cp0_cause
& 0x7f) >> 2);
1163 static int __initdata l1parity
= 1;
1164 static int __init
nol1parity(char *s
)
1169 __setup("nol1par", nol1parity
);
1170 static int __initdata l2parity
= 1;
1171 static int __init
nol2parity(char *s
)
1176 __setup("nol2par", nol2parity
);
1179 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1180 * it different ways.
1182 static inline void parity_protection_init(void)
1184 switch (current_cpu_type()) {
1190 #define ERRCTL_PE 0x80000000
1191 #define ERRCTL_L2P 0x00800000
1192 unsigned long errctl
;
1193 unsigned int l1parity_present
, l2parity_present
;
1195 errctl
= read_c0_ecc();
1196 errctl
&= ~(ERRCTL_PE
|ERRCTL_L2P
);
1198 /* probe L1 parity support */
1199 write_c0_ecc(errctl
| ERRCTL_PE
);
1200 back_to_back_c0_hazard();
1201 l1parity_present
= (read_c0_ecc() & ERRCTL_PE
);
1203 /* probe L2 parity support */
1204 write_c0_ecc(errctl
|ERRCTL_L2P
);
1205 back_to_back_c0_hazard();
1206 l2parity_present
= (read_c0_ecc() & ERRCTL_L2P
);
1208 if (l1parity_present
&& l2parity_present
) {
1210 errctl
|= ERRCTL_PE
;
1211 if (l1parity
^ l2parity
)
1212 errctl
|= ERRCTL_L2P
;
1213 } else if (l1parity_present
) {
1215 errctl
|= ERRCTL_PE
;
1216 } else if (l2parity_present
) {
1218 errctl
|= ERRCTL_L2P
;
1220 /* No parity available */
1223 printk(KERN_INFO
"Writing ErrCtl register=%08lx\n", errctl
);
1225 write_c0_ecc(errctl
);
1226 back_to_back_c0_hazard();
1227 errctl
= read_c0_ecc();
1228 printk(KERN_INFO
"Readback ErrCtl register=%08lx\n", errctl
);
1230 if (l1parity_present
)
1231 printk(KERN_INFO
"Cache parity protection %sabled\n",
1232 (errctl
& ERRCTL_PE
) ? "en" : "dis");
1234 if (l2parity_present
) {
1235 if (l1parity_present
&& l1parity
)
1236 errctl
^= ERRCTL_L2P
;
1237 printk(KERN_INFO
"L2 cache parity protection %sabled\n",
1238 (errctl
& ERRCTL_L2P
) ? "en" : "dis");
1244 write_c0_ecc(0x80000000);
1245 back_to_back_c0_hazard();
1246 /* Set the PE bit (bit 31) in the c0_errctl register. */
1247 printk(KERN_INFO
"Cache parity protection %sabled\n",
1248 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
1252 /* Clear the DE bit (bit 16) in the c0_status register. */
1253 printk(KERN_INFO
"Enable cache parity protection for "
1254 "MIPS 20KC/25KF CPUs.\n");
1255 clear_c0_status(ST0_DE
);
1262 asmlinkage
void cache_parity_error(void)
1264 const int field
= 2 * sizeof(unsigned long);
1265 unsigned int reg_val
;
1267 /* For the moment, report the problem and hang. */
1268 printk("Cache error exception:\n");
1269 printk("cp0_errorepc == %0*lx\n", field
, read_c0_errorepc());
1270 reg_val
= read_c0_cacheerr();
1271 printk("c0_cacheerr == %08x\n", reg_val
);
1273 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1274 reg_val
& (1<<30) ? "secondary" : "primary",
1275 reg_val
& (1<<31) ? "data" : "insn");
1276 printk("Error bits: %s%s%s%s%s%s%s\n",
1277 reg_val
& (1<<29) ? "ED " : "",
1278 reg_val
& (1<<28) ? "ET " : "",
1279 reg_val
& (1<<26) ? "EE " : "",
1280 reg_val
& (1<<25) ? "EB " : "",
1281 reg_val
& (1<<24) ? "EI " : "",
1282 reg_val
& (1<<23) ? "E1 " : "",
1283 reg_val
& (1<<22) ? "E0 " : "");
1284 printk("IDX: 0x%08x\n", reg_val
& ((1<<22)-1));
1286 #if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
1287 if (reg_val
& (1<<22))
1288 printk("DErrAddr0: 0x%0*lx\n", field
, read_c0_derraddr0());
1290 if (reg_val
& (1<<23))
1291 printk("DErrAddr1: 0x%0*lx\n", field
, read_c0_derraddr1());
1294 panic("Can't handle the cache error!");
1298 * SDBBP EJTAG debug exception handler.
1299 * We skip the instruction and return to the next instruction.
1301 void ejtag_exception_handler(struct pt_regs
*regs
)
1303 const int field
= 2 * sizeof(unsigned long);
1304 unsigned long depc
, old_epc
;
1307 printk(KERN_DEBUG
"SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
1308 depc
= read_c0_depc();
1309 debug
= read_c0_debug();
1310 printk(KERN_DEBUG
"c0_depc = %0*lx, DEBUG = %08x\n", field
, depc
, debug
);
1311 if (debug
& 0x80000000) {
1313 * In branch delay slot.
1314 * We cheat a little bit here and use EPC to calculate the
1315 * debug return address (DEPC). EPC is restored after the
1318 old_epc
= regs
->cp0_epc
;
1319 regs
->cp0_epc
= depc
;
1320 __compute_return_epc(regs
);
1321 depc
= regs
->cp0_epc
;
1322 regs
->cp0_epc
= old_epc
;
1325 write_c0_depc(depc
);
1328 printk(KERN_DEBUG
"\n\n----- Enable EJTAG single stepping ----\n\n");
1329 write_c0_debug(debug
| 0x100);
1334 * NMI exception handler.
1336 NORET_TYPE
void ATTRIB_NORET
nmi_exception_handler(struct pt_regs
*regs
)
1339 printk("NMI taken!!!!\n");
1343 #define VECTORSPACING 0x100 /* for EI/VI mode */
1345 unsigned long ebase
;
1346 unsigned long exception_handlers
[32];
1347 unsigned long vi_handlers
[64];
1349 void __init
*set_except_vector(int n
, void *addr
)
1351 unsigned long handler
= (unsigned long) addr
;
1352 unsigned long old_handler
= exception_handlers
[n
];
1354 exception_handlers
[n
] = handler
;
1355 if (n
== 0 && cpu_has_divec
) {
1356 unsigned long jump_mask
= ~((1 << 28) - 1);
1357 u32
*buf
= (u32
*)(ebase
+ 0x200);
1358 unsigned int k0
= 26;
1359 if ((handler
& jump_mask
) == ((ebase
+ 0x200) & jump_mask
)) {
1360 uasm_i_j(&buf
, handler
& ~jump_mask
);
1363 UASM_i_LA(&buf
, k0
, handler
);
1364 uasm_i_jr(&buf
, k0
);
1367 local_flush_icache_range(ebase
+ 0x200, (unsigned long)buf
);
1369 return (void *)old_handler
;
1372 static asmlinkage
void do_default_vi(void)
1374 show_regs(get_irq_regs());
1375 panic("Caught unexpected vectored interrupt.");
1378 static void *set_vi_srs_handler(int n
, vi_handler_t addr
, int srs
)
1380 unsigned long handler
;
1381 unsigned long old_handler
= vi_handlers
[n
];
1382 int srssets
= current_cpu_data
.srsets
;
1386 BUG_ON(!cpu_has_veic
&& !cpu_has_vint
);
1389 handler
= (unsigned long) do_default_vi
;
1392 handler
= (unsigned long) addr
;
1393 vi_handlers
[n
] = (unsigned long) addr
;
1395 b
= (unsigned char *)(ebase
+ 0x200 + n
*VECTORSPACING
);
1398 panic("Shadow register set %d not supported", srs
);
1401 if (board_bind_eic_interrupt
)
1402 board_bind_eic_interrupt(n
, srs
);
1403 } else if (cpu_has_vint
) {
1404 /* SRSMap is only defined if shadow sets are implemented */
1406 change_c0_srsmap(0xf << n
*4, srs
<< n
*4);
1411 * If no shadow set is selected then use the default handler
1412 * that does normal register saving and a standard interrupt exit
1415 extern char except_vec_vi
, except_vec_vi_lui
;
1416 extern char except_vec_vi_ori
, except_vec_vi_end
;
1417 extern char rollback_except_vec_vi
;
1418 char *vec_start
= (cpu_wait
== r4k_wait
) ?
1419 &rollback_except_vec_vi
: &except_vec_vi
;
1420 #ifdef CONFIG_MIPS_MT_SMTC
1422 * We need to provide the SMTC vectored interrupt handler
1423 * not only with the address of the handler, but with the
1424 * Status.IM bit to be masked before going there.
1426 extern char except_vec_vi_mori
;
1427 const int mori_offset
= &except_vec_vi_mori
- vec_start
;
1428 #endif /* CONFIG_MIPS_MT_SMTC */
1429 const int handler_len
= &except_vec_vi_end
- vec_start
;
1430 const int lui_offset
= &except_vec_vi_lui
- vec_start
;
1431 const int ori_offset
= &except_vec_vi_ori
- vec_start
;
1433 if (handler_len
> VECTORSPACING
) {
1435 * Sigh... panicing won't help as the console
1436 * is probably not configured :(
1438 panic("VECTORSPACING too small");
1441 memcpy(b
, vec_start
, handler_len
);
1442 #ifdef CONFIG_MIPS_MT_SMTC
1443 BUG_ON(n
> 7); /* Vector index %d exceeds SMTC maximum. */
1445 w
= (u32
*)(b
+ mori_offset
);
1446 *w
= (*w
& 0xffff0000) | (0x100 << n
);
1447 #endif /* CONFIG_MIPS_MT_SMTC */
1448 w
= (u32
*)(b
+ lui_offset
);
1449 *w
= (*w
& 0xffff0000) | (((u32
)handler
>> 16) & 0xffff);
1450 w
= (u32
*)(b
+ ori_offset
);
1451 *w
= (*w
& 0xffff0000) | ((u32
)handler
& 0xffff);
1452 local_flush_icache_range((unsigned long)b
,
1453 (unsigned long)(b
+handler_len
));
1457 * In other cases jump directly to the interrupt handler
1459 * It is the handlers responsibility to save registers if required
1460 * (eg hi/lo) and return from the exception using "eret"
1463 *w
++ = 0x08000000 | (((u32
)handler
>> 2) & 0x03fffff); /* j handler */
1465 local_flush_icache_range((unsigned long)b
,
1466 (unsigned long)(b
+8));
1469 return (void *)old_handler
;
1472 void *set_vi_handler(int n
, vi_handler_t addr
)
1474 return set_vi_srs_handler(n
, addr
, 0);
1477 extern void cpu_cache_init(void);
1478 extern void tlb_init(void);
1479 extern void flush_tlb_handlers(void);
1484 int cp0_compare_irq
;
1485 int cp0_compare_irq_shift
;
1488 * Performance counter IRQ or -1 if shared with timer
1490 int cp0_perfcount_irq
;
1491 EXPORT_SYMBOL_GPL(cp0_perfcount_irq
);
1493 static int __cpuinitdata noulri
;
1495 static int __init
ulri_disable(char *s
)
1497 pr_info("Disabling ulri\n");
1502 __setup("noulri", ulri_disable
);
1504 void __cpuinit
per_cpu_trap_init(void)
1506 unsigned int cpu
= smp_processor_id();
1507 unsigned int status_set
= ST0_CU0
;
1508 unsigned int hwrena
= cpu_hwrena_impl_bits
;
1509 #ifdef CONFIG_MIPS_MT_SMTC
1510 int secondaryTC
= 0;
1511 int bootTC
= (cpu
== 0);
1514 * Only do per_cpu_trap_init() for first TC of Each VPE.
1515 * Note that this hack assumes that the SMTC init code
1516 * assigns TCs consecutively and in ascending order.
1519 if (((read_c0_tcbind() & TCBIND_CURTC
) != 0) &&
1520 ((read_c0_tcbind() & TCBIND_CURVPE
) == cpu_data
[cpu
- 1].vpe_id
))
1522 #endif /* CONFIG_MIPS_MT_SMTC */
1525 * Disable coprocessors and select 32-bit or 64-bit addressing
1526 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1527 * flag that some firmware may have left set and the TS bit (for
1528 * IP27). Set XX for ISA IV code to work.
1531 status_set
|= ST0_FR
|ST0_KX
|ST0_SX
|ST0_UX
;
1533 if (current_cpu_data
.isa_level
== MIPS_CPU_ISA_IV
)
1534 status_set
|= ST0_XX
;
1536 status_set
|= ST0_MX
;
1538 change_c0_status(ST0_CU
|ST0_MX
|ST0_RE
|ST0_FR
|ST0_BEV
|ST0_TS
|ST0_KX
|ST0_SX
|ST0_UX
,
1541 if (cpu_has_mips_r2
)
1542 hwrena
|= 0x0000000f;
1544 if (!noulri
&& cpu_has_userlocal
)
1545 hwrena
|= (1 << 29);
1548 write_c0_hwrena(hwrena
);
1550 #ifdef CONFIG_MIPS_MT_SMTC
1552 #endif /* CONFIG_MIPS_MT_SMTC */
1554 if (cpu_has_veic
|| cpu_has_vint
) {
1555 unsigned long sr
= set_c0_status(ST0_BEV
);
1556 write_c0_ebase(ebase
);
1557 write_c0_status(sr
);
1558 /* Setting vector spacing enables EI/VI mode */
1559 change_c0_intctl(0x3e0, VECTORSPACING
);
1561 if (cpu_has_divec
) {
1562 if (cpu_has_mipsmt
) {
1563 unsigned int vpflags
= dvpe();
1564 set_c0_cause(CAUSEF_IV
);
1567 set_c0_cause(CAUSEF_IV
);
1571 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1573 * o read IntCtl.IPTI to determine the timer interrupt
1574 * o read IntCtl.IPPCI to determine the performance counter interrupt
1576 if (cpu_has_mips_r2
) {
1577 cp0_compare_irq_shift
= CAUSEB_TI
- CAUSEB_IP
;
1578 cp0_compare_irq
= (read_c0_intctl() >> INTCTLB_IPTI
) & 7;
1579 cp0_perfcount_irq
= (read_c0_intctl() >> INTCTLB_IPPCI
) & 7;
1580 if (cp0_perfcount_irq
== cp0_compare_irq
)
1581 cp0_perfcount_irq
= -1;
1583 cp0_compare_irq
= CP0_LEGACY_COMPARE_IRQ
;
1584 cp0_compare_irq_shift
= cp0_compare_irq
;
1585 cp0_perfcount_irq
= -1;
1588 #ifdef CONFIG_MIPS_MT_SMTC
1590 #endif /* CONFIG_MIPS_MT_SMTC */
1592 cpu_data
[cpu
].asid_cache
= ASID_FIRST_VERSION
;
1594 atomic_inc(&init_mm
.mm_count
);
1595 current
->active_mm
= &init_mm
;
1596 BUG_ON(current
->mm
);
1597 enter_lazy_tlb(&init_mm
, current
);
1599 #ifdef CONFIG_MIPS_MT_SMTC
1601 #endif /* CONFIG_MIPS_MT_SMTC */
1604 #ifdef CONFIG_MIPS_MT_SMTC
1605 } else if (!secondaryTC
) {
1607 * First TC in non-boot VPE must do subset of tlb_init()
1608 * for MMU countrol registers.
1610 write_c0_pagemask(PM_DEFAULT_MASK
);
1613 #endif /* CONFIG_MIPS_MT_SMTC */
1614 TLBMISS_HANDLER_SETUP();
1617 /* Install CPU exception handler */
1618 void __init
set_handler(unsigned long offset
, void *addr
, unsigned long size
)
1620 memcpy((void *)(ebase
+ offset
), addr
, size
);
1621 local_flush_icache_range(ebase
+ offset
, ebase
+ offset
+ size
);
1624 static char panic_null_cerr
[] __cpuinitdata
=
1625 "Trying to set NULL cache error exception handler";
1628 * Install uncached CPU exception handler.
1629 * This is suitable only for the cache error exception which is the only
1630 * exception handler that is being run uncached.
1632 void __cpuinit
set_uncached_handler(unsigned long offset
, void *addr
,
1635 unsigned long uncached_ebase
= CKSEG1ADDR(ebase
);
1638 panic(panic_null_cerr
);
1640 memcpy((void *)(uncached_ebase
+ offset
), addr
, size
);
1643 static int __initdata rdhwr_noopt
;
1644 static int __init
set_rdhwr_noopt(char *str
)
1650 __setup("rdhwr_noopt", set_rdhwr_noopt
);
1652 void __init
trap_init(void)
1654 extern char except_vec3_generic
, except_vec3_r4000
;
1655 extern char except_vec4
;
1660 rollback
= (cpu_wait
== r4k_wait
);
1662 #if defined(CONFIG_KGDB)
1663 if (kgdb_early_setup
)
1664 return; /* Already done */
1667 if (cpu_has_veic
|| cpu_has_vint
) {
1668 unsigned long size
= 0x200 + VECTORSPACING
*64;
1669 ebase
= (unsigned long)
1670 __alloc_bootmem(size
, 1 << fls(size
), 0);
1673 if (cpu_has_mips_r2
)
1674 ebase
+= (read_c0_ebase() & 0x3ffff000);
1677 per_cpu_trap_init();
1680 * Copy the generic exception handlers to their final destination.
1681 * This will be overriden later as suitable for a particular
1684 set_handler(0x180, &except_vec3_generic
, 0x80);
1687 * Setup default vectors
1689 for (i
= 0; i
<= 31; i
++)
1690 set_except_vector(i
, handle_reserved
);
1693 * Copy the EJTAG debug exception vector handler code to it's final
1696 if (cpu_has_ejtag
&& board_ejtag_handler_setup
)
1697 board_ejtag_handler_setup();
1700 * Only some CPUs have the watch exceptions.
1703 set_except_vector(23, handle_watch
);
1706 * Initialise interrupt handlers
1708 if (cpu_has_veic
|| cpu_has_vint
) {
1709 int nvec
= cpu_has_veic
? 64 : 8;
1710 for (i
= 0; i
< nvec
; i
++)
1711 set_vi_handler(i
, NULL
);
1713 else if (cpu_has_divec
)
1714 set_handler(0x200, &except_vec4
, 0x8);
1717 * Some CPUs can enable/disable for cache parity detection, but does
1718 * it different ways.
1720 parity_protection_init();
1723 * The Data Bus Errors / Instruction Bus Errors are signaled
1724 * by external hardware. Therefore these two exceptions
1725 * may have board specific handlers.
1730 set_except_vector(0, rollback
? rollback_handle_int
: handle_int
);
1731 set_except_vector(1, handle_tlbm
);
1732 set_except_vector(2, handle_tlbl
);
1733 set_except_vector(3, handle_tlbs
);
1735 set_except_vector(4, handle_adel
);
1736 set_except_vector(5, handle_ades
);
1738 set_except_vector(6, handle_ibe
);
1739 set_except_vector(7, handle_dbe
);
1741 set_except_vector(8, handle_sys
);
1742 set_except_vector(9, handle_bp
);
1743 set_except_vector(10, rdhwr_noopt
? handle_ri
:
1744 (cpu_has_vtag_icache
?
1745 handle_ri_rdhwr_vivt
: handle_ri_rdhwr
));
1746 set_except_vector(11, handle_cpu
);
1747 set_except_vector(12, handle_ov
);
1748 set_except_vector(13, handle_tr
);
1750 if (current_cpu_type() == CPU_R6000
||
1751 current_cpu_type() == CPU_R6000A
) {
1753 * The R6000 is the only R-series CPU that features a machine
1754 * check exception (similar to the R4000 cache error) and
1755 * unaligned ldc1/sdc1 exception. The handlers have not been
1756 * written yet. Well, anyway there is no R6000 machine on the
1757 * current list of targets for Linux/MIPS.
1758 * (Duh, crap, there is someone with a triple R6k machine)
1760 //set_except_vector(14, handle_mc);
1761 //set_except_vector(15, handle_ndc);
1765 if (board_nmi_handler_setup
)
1766 board_nmi_handler_setup();
1768 if (cpu_has_fpu
&& !cpu_has_nofpuex
)
1769 set_except_vector(15, handle_fpe
);
1771 set_except_vector(22, handle_mdmx
);
1774 set_except_vector(24, handle_mcheck
);
1777 set_except_vector(25, handle_mt
);
1779 set_except_vector(26, handle_dsp
);
1782 /* Special exception: R4[04]00 uses also the divec space. */
1783 memcpy((void *)(ebase
+ 0x180), &except_vec3_r4000
, 0x100);
1784 else if (cpu_has_4kex
)
1785 memcpy((void *)(ebase
+ 0x180), &except_vec3_generic
, 0x80);
1787 memcpy((void *)(ebase
+ 0x080), &except_vec3_generic
, 0x80);
1789 local_flush_icache_range(ebase
, ebase
+ 0x400);
1790 flush_tlb_handlers();
1792 sort_extable(__start___dbe_table
, __stop___dbe_table
);
1794 cu2_notifier(default_cu2_call
, 0x80000000); /* Run last */