2 * Copyright (c) 2006, Intel Corporation.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
17 * Copyright (C) Ashok Raj <ashok.raj@intel.com>
18 * Copyright (C) Shaohua Li <shaohua.li@intel.com>
24 #include <linux/acpi.h>
25 #include <linux/types.h>
26 #include <linux/msi.h>
27 #include <linux/irqreturn.h>
29 struct acpi_dmar_header
;
32 #define DMAR_INTR_REMAP 0x1
33 #define DMAR_X2APIC_OPT_OUT 0x2
36 #ifdef CONFIG_DMAR_TABLE
37 extern struct acpi_table_header
*dmar_tbl
;
38 struct dmar_drhd_unit
{
39 struct list_head list
; /* list of drhd units */
40 struct acpi_dmar_header
*hdr
; /* ACPI header */
41 u64 reg_base_addr
; /* register base address*/
42 struct pci_dev
**devices
; /* target device array */
43 int devices_cnt
; /* target device count */
44 u16 segment
; /* PCI domain */
45 u8 ignored
:1; /* ignore drhd */
47 struct intel_iommu
*iommu
;
50 extern struct list_head dmar_drhd_units
;
52 #define for_each_drhd_unit(drhd) \
53 list_for_each_entry(drhd, &dmar_drhd_units, list)
55 #define for_each_active_iommu(i, drhd) \
56 list_for_each_entry(drhd, &dmar_drhd_units, list) \
57 if (i=drhd->iommu, drhd->ignored) {} else
59 #define for_each_iommu(i, drhd) \
60 list_for_each_entry(drhd, &dmar_drhd_units, list) \
61 if (i=drhd->iommu, 0) {} else
63 extern int dmar_table_init(void);
64 extern int dmar_dev_scope_init(void);
66 /* Intel IOMMU detection */
67 extern int detect_intel_iommu(void);
68 extern int enable_drhd_fault_handling(void);
70 extern int parse_ioapics_under_ir(void);
71 extern int alloc_iommu(struct dmar_drhd_unit
*);
73 static inline int detect_intel_iommu(void)
78 static inline int dmar_table_init(void)
82 static inline int enable_drhd_fault_handling(void)
86 #endif /* !CONFIG_DMAR_TABLE */
118 IRQ_REMAP_XAPIC_MODE
,
119 IRQ_REMAP_X2APIC_MODE
,
122 /* Can't use the common MSI interrupt functions
123 * since DMAR is not a pci device
126 extern void dmar_msi_unmask(struct irq_data
*data
);
127 extern void dmar_msi_mask(struct irq_data
*data
);
128 extern void dmar_msi_read(int irq
, struct msi_msg
*msg
);
129 extern void dmar_msi_write(int irq
, struct msi_msg
*msg
);
130 extern int dmar_set_interrupt(struct intel_iommu
*iommu
);
131 extern irqreturn_t
dmar_fault(int irq
, void *dev_id
);
132 extern int arch_setup_dmar_msi(unsigned int irq
);
134 #ifdef CONFIG_INTEL_IOMMU
135 extern int iommu_detected
, no_iommu
;
136 extern struct list_head dmar_rmrr_units
;
137 struct dmar_rmrr_unit
{
138 struct list_head list
; /* list of rmrr units */
139 struct acpi_dmar_header
*hdr
; /* ACPI header */
140 u64 base_address
; /* reserved base address*/
141 u64 end_address
; /* reserved end address */
142 struct pci_dev
**devices
; /* target devices */
143 int devices_cnt
; /* target device count */
146 #define for_each_rmrr_units(rmrr) \
147 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
149 struct dmar_atsr_unit
{
150 struct list_head list
; /* list of ATSR units */
151 struct acpi_dmar_header
*hdr
; /* ACPI header */
152 struct pci_dev
**devices
; /* target devices */
153 int devices_cnt
; /* target device count */
154 u8 include_all
:1; /* include all ports */
157 int dmar_parse_rmrr_atsr_dev(void);
158 extern int dmar_parse_one_rmrr(struct acpi_dmar_header
*header
);
159 extern int dmar_parse_one_atsr(struct acpi_dmar_header
*header
);
160 extern int dmar_parse_dev_scope(void *start
, void *end
, int *cnt
,
161 struct pci_dev
***devices
, u16 segment
);
162 extern int intel_iommu_init(void);
163 #else /* !CONFIG_INTEL_IOMMU: */
164 static inline int intel_iommu_init(void) { return -ENODEV
; }
165 static inline int dmar_parse_one_rmrr(struct acpi_dmar_header
*header
)
169 static inline int dmar_parse_one_atsr(struct acpi_dmar_header
*header
)
173 static inline int dmar_parse_rmrr_atsr_dev(void)
177 #endif /* CONFIG_INTEL_IOMMU */
179 #endif /* __DMAR_H__ */