1 /* pcnet32.c: An AMD PCnet32 ethernet driver for linux. */
3 * Copyright 1996-1999 Thomas Bogendoerfer
5 * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
7 * Copyright 1993 United States Government as represented by the
8 * Director, National Security Agency.
10 * This software may be used and distributed according to the terms
11 * of the GNU General Public License, incorporated herein by reference.
13 * This driver is for PCnet32 and PCnetPCI based ethercards
15 /**************************************************************************
17 * Fixed a few bugs, related to running the controller in 32bit mode.
19 * Carsten Langgaard, carstenl@mips.com
20 * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
22 *************************************************************************/
24 #define DRV_NAME "pcnet32"
25 #define DRV_VERSION "1.35"
26 #define DRV_RELDATE "21.Apr.2008"
27 #define PFX DRV_NAME ": "
29 static const char *const version
=
30 DRV_NAME
".c:v" DRV_VERSION
" " DRV_RELDATE
" tsbogend@alpha.franken.de\n";
32 #include <linux/module.h>
33 #include <linux/kernel.h>
34 #include <linux/sched.h>
35 #include <linux/string.h>
36 #include <linux/errno.h>
37 #include <linux/ioport.h>
38 #include <linux/slab.h>
39 #include <linux/interrupt.h>
40 #include <linux/pci.h>
41 #include <linux/delay.h>
42 #include <linux/init.h>
43 #include <linux/ethtool.h>
44 #include <linux/mii.h>
45 #include <linux/crc32.h>
46 #include <linux/netdevice.h>
47 #include <linux/etherdevice.h>
48 #include <linux/if_ether.h>
49 #include <linux/skbuff.h>
50 #include <linux/spinlock.h>
51 #include <linux/moduleparam.h>
52 #include <linux/bitops.h>
56 #include <asm/uaccess.h>
60 * PCI device identifiers for "new style" Linux PCI Device Drivers
62 static struct pci_device_id pcnet32_pci_tbl
[] = {
63 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_LANCE_HOME
), },
64 { PCI_DEVICE(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_LANCE
), },
67 * Adapters that were sold with IBM's RS/6000 or pSeries hardware have
68 * the incorrect vendor id.
70 { PCI_DEVICE(PCI_VENDOR_ID_TRIDENT
, PCI_DEVICE_ID_AMD_LANCE
),
71 .class = (PCI_CLASS_NETWORK_ETHERNET
<< 8), .class_mask
= 0xffff00, },
73 { } /* terminate list */
76 MODULE_DEVICE_TABLE(pci
, pcnet32_pci_tbl
);
78 static int cards_found
;
83 static unsigned int pcnet32_portlist
[] __initdata
=
84 { 0x300, 0x320, 0x340, 0x360, 0 };
86 static int pcnet32_debug
= 0;
87 static int tx_start
= 1; /* Mapping -- 0:20, 1:64, 2:128, 3:~220 (depends on chip vers) */
88 static int pcnet32vlb
; /* check for VLB cards ? */
90 static struct net_device
*pcnet32_dev
;
92 static int max_interrupt_work
= 2;
93 static int rx_copybreak
= 200;
95 #define PCNET32_PORT_AUI 0x00
96 #define PCNET32_PORT_10BT 0x01
97 #define PCNET32_PORT_GPSI 0x02
98 #define PCNET32_PORT_MII 0x03
100 #define PCNET32_PORT_PORTSEL 0x03
101 #define PCNET32_PORT_ASEL 0x04
102 #define PCNET32_PORT_100 0x40
103 #define PCNET32_PORT_FD 0x80
105 #define PCNET32_DMA_MASK 0xffffffff
107 #define PCNET32_WATCHDOG_TIMEOUT (jiffies + (2 * HZ))
108 #define PCNET32_BLINK_TIMEOUT (jiffies + (HZ/4))
111 * table to translate option values from tulip
112 * to internal options
114 static const unsigned char options_mapping
[] = {
115 PCNET32_PORT_ASEL
, /* 0 Auto-select */
116 PCNET32_PORT_AUI
, /* 1 BNC/AUI */
117 PCNET32_PORT_AUI
, /* 2 AUI/BNC */
118 PCNET32_PORT_ASEL
, /* 3 not supported */
119 PCNET32_PORT_10BT
| PCNET32_PORT_FD
, /* 4 10baseT-FD */
120 PCNET32_PORT_ASEL
, /* 5 not supported */
121 PCNET32_PORT_ASEL
, /* 6 not supported */
122 PCNET32_PORT_ASEL
, /* 7 not supported */
123 PCNET32_PORT_ASEL
, /* 8 not supported */
124 PCNET32_PORT_MII
, /* 9 MII 10baseT */
125 PCNET32_PORT_MII
| PCNET32_PORT_FD
, /* 10 MII 10baseT-FD */
126 PCNET32_PORT_MII
, /* 11 MII (autosel) */
127 PCNET32_PORT_10BT
, /* 12 10BaseT */
128 PCNET32_PORT_MII
| PCNET32_PORT_100
, /* 13 MII 100BaseTx */
129 /* 14 MII 100BaseTx-FD */
130 PCNET32_PORT_MII
| PCNET32_PORT_100
| PCNET32_PORT_FD
,
131 PCNET32_PORT_ASEL
/* 15 not supported */
134 static const char pcnet32_gstrings_test
[][ETH_GSTRING_LEN
] = {
135 "Loopback test (offline)"
138 #define PCNET32_TEST_LEN ARRAY_SIZE(pcnet32_gstrings_test)
140 #define PCNET32_NUM_REGS 136
142 #define MAX_UNITS 8 /* More are supported, limit only on options */
143 static int options
[MAX_UNITS
];
144 static int full_duplex
[MAX_UNITS
];
145 static int homepna
[MAX_UNITS
];
148 * Theory of Operation
150 * This driver uses the same software structure as the normal lance
151 * driver. So look for a verbose description in lance.c. The differences
152 * to the normal lance driver is the use of the 32bit mode of PCnet32
153 * and PCnetPCI chips. Because these chips are 32bit chips, there is no
154 * 16MB limitation and we don't need bounce buffers.
158 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
159 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
160 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
162 #ifndef PCNET32_LOG_TX_BUFFERS
163 #define PCNET32_LOG_TX_BUFFERS 4
164 #define PCNET32_LOG_RX_BUFFERS 5
165 #define PCNET32_LOG_MAX_TX_BUFFERS 9 /* 2^9 == 512 */
166 #define PCNET32_LOG_MAX_RX_BUFFERS 9
169 #define TX_RING_SIZE (1 << (PCNET32_LOG_TX_BUFFERS))
170 #define TX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_TX_BUFFERS))
172 #define RX_RING_SIZE (1 << (PCNET32_LOG_RX_BUFFERS))
173 #define RX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_RX_BUFFERS))
175 #define PKT_BUF_SKB 1544
176 /* actual buffer length after being aligned */
177 #define PKT_BUF_SIZE (PKT_BUF_SKB - NET_IP_ALIGN)
178 /* chip wants twos complement of the (aligned) buffer length */
179 #define NEG_BUF_SIZE (NET_IP_ALIGN - PKT_BUF_SKB)
181 /* Offsets from base I/O address. */
182 #define PCNET32_WIO_RDP 0x10
183 #define PCNET32_WIO_RAP 0x12
184 #define PCNET32_WIO_RESET 0x14
185 #define PCNET32_WIO_BDP 0x16
187 #define PCNET32_DWIO_RDP 0x10
188 #define PCNET32_DWIO_RAP 0x14
189 #define PCNET32_DWIO_RESET 0x18
190 #define PCNET32_DWIO_BDP 0x1C
192 #define PCNET32_TOTAL_SIZE 0x20
195 #define CSR0_INIT 0x1
196 #define CSR0_START 0x2
197 #define CSR0_STOP 0x4
198 #define CSR0_TXPOLL 0x8
199 #define CSR0_INTEN 0x40
200 #define CSR0_IDON 0x0100
201 #define CSR0_NORMAL (CSR0_START | CSR0_INTEN)
202 #define PCNET32_INIT_LOW 1
203 #define PCNET32_INIT_HIGH 2
207 #define CSR5_SUSPEND 0x0001
209 #define PCNET32_MC_FILTER 8
211 #define PCNET32_79C970A 0x2621
213 /* The PCNET32 Rx and Tx ring descriptors. */
214 struct pcnet32_rx_head
{
216 __le16 buf_length
; /* two`s complement of length */
222 struct pcnet32_tx_head
{
224 __le16 length
; /* two`s complement of length */
230 /* The PCNET32 32-Bit initialization block, described in databook. */
231 struct pcnet32_init_block
{
237 /* Receive and transmit ring base, along with extra bits. */
242 /* PCnet32 access functions */
243 struct pcnet32_access
{
244 u16 (*read_csr
) (unsigned long, int);
245 void (*write_csr
) (unsigned long, int, u16
);
246 u16 (*read_bcr
) (unsigned long, int);
247 void (*write_bcr
) (unsigned long, int, u16
);
248 u16 (*read_rap
) (unsigned long);
249 void (*write_rap
) (unsigned long, u16
);
250 void (*reset
) (unsigned long);
254 * The first field of pcnet32_private is read by the ethernet device
255 * so the structure should be allocated using pci_alloc_consistent().
257 struct pcnet32_private
{
258 struct pcnet32_init_block
*init_block
;
259 /* The Tx and Rx ring entries must be aligned on 16-byte boundaries in 32bit mode. */
260 struct pcnet32_rx_head
*rx_ring
;
261 struct pcnet32_tx_head
*tx_ring
;
262 dma_addr_t init_dma_addr
;/* DMA address of beginning of the init block,
263 returned by pci_alloc_consistent */
264 struct pci_dev
*pci_dev
;
266 /* The saved address of a sent-in-place packet/buffer, for skfree(). */
267 struct sk_buff
**tx_skbuff
;
268 struct sk_buff
**rx_skbuff
;
269 dma_addr_t
*tx_dma_addr
;
270 dma_addr_t
*rx_dma_addr
;
271 struct pcnet32_access a
;
272 spinlock_t lock
; /* Guard lock */
273 unsigned int cur_rx
, cur_tx
; /* The next free ring entry */
274 unsigned int rx_ring_size
; /* current rx ring size */
275 unsigned int tx_ring_size
; /* current tx ring size */
276 unsigned int rx_mod_mask
; /* rx ring modular mask */
277 unsigned int tx_mod_mask
; /* tx ring modular mask */
278 unsigned short rx_len_bits
;
279 unsigned short tx_len_bits
;
280 dma_addr_t rx_ring_dma_addr
;
281 dma_addr_t tx_ring_dma_addr
;
282 unsigned int dirty_rx
, /* ring entries to be freed. */
285 struct net_device
*dev
;
286 struct napi_struct napi
;
288 char phycount
; /* number of phys found */
290 unsigned int shared_irq
:1, /* shared irq possible */
291 dxsuflo
:1, /* disable transmit stop on uflo */
292 mii
:1; /* mii port available */
293 struct net_device
*next
;
294 struct mii_if_info mii_if
;
295 struct timer_list watchdog_timer
;
296 struct timer_list blink_timer
;
297 u32 msg_enable
; /* debug message level */
299 /* each bit indicates an available PHY */
301 unsigned short chip_version
; /* which variant this is */
304 static int pcnet32_probe_pci(struct pci_dev
*, const struct pci_device_id
*);
305 static int pcnet32_probe1(unsigned long, int, struct pci_dev
*);
306 static int pcnet32_open(struct net_device
*);
307 static int pcnet32_init_ring(struct net_device
*);
308 static netdev_tx_t
pcnet32_start_xmit(struct sk_buff
*,
309 struct net_device
*);
310 static void pcnet32_tx_timeout(struct net_device
*dev
);
311 static irqreturn_t
pcnet32_interrupt(int, void *);
312 static int pcnet32_close(struct net_device
*);
313 static struct net_device_stats
*pcnet32_get_stats(struct net_device
*);
314 static void pcnet32_load_multicast(struct net_device
*dev
);
315 static void pcnet32_set_multicast_list(struct net_device
*);
316 static int pcnet32_ioctl(struct net_device
*, struct ifreq
*, int);
317 static void pcnet32_watchdog(struct net_device
*);
318 static int mdio_read(struct net_device
*dev
, int phy_id
, int reg_num
);
319 static void mdio_write(struct net_device
*dev
, int phy_id
, int reg_num
,
321 static void pcnet32_restart(struct net_device
*dev
, unsigned int csr0_bits
);
322 static void pcnet32_ethtool_test(struct net_device
*dev
,
323 struct ethtool_test
*eth_test
, u64
* data
);
324 static int pcnet32_loopback_test(struct net_device
*dev
, uint64_t * data1
);
325 static int pcnet32_phys_id(struct net_device
*dev
, u32 data
);
326 static void pcnet32_led_blink_callback(struct net_device
*dev
);
327 static int pcnet32_get_regs_len(struct net_device
*dev
);
328 static void pcnet32_get_regs(struct net_device
*dev
, struct ethtool_regs
*regs
,
330 static void pcnet32_purge_tx_ring(struct net_device
*dev
);
331 static int pcnet32_alloc_ring(struct net_device
*dev
, const char *name
);
332 static void pcnet32_free_ring(struct net_device
*dev
);
333 static void pcnet32_check_media(struct net_device
*dev
, int verbose
);
335 static u16
pcnet32_wio_read_csr(unsigned long addr
, int index
)
337 outw(index
, addr
+ PCNET32_WIO_RAP
);
338 return inw(addr
+ PCNET32_WIO_RDP
);
341 static void pcnet32_wio_write_csr(unsigned long addr
, int index
, u16 val
)
343 outw(index
, addr
+ PCNET32_WIO_RAP
);
344 outw(val
, addr
+ PCNET32_WIO_RDP
);
347 static u16
pcnet32_wio_read_bcr(unsigned long addr
, int index
)
349 outw(index
, addr
+ PCNET32_WIO_RAP
);
350 return inw(addr
+ PCNET32_WIO_BDP
);
353 static void pcnet32_wio_write_bcr(unsigned long addr
, int index
, u16 val
)
355 outw(index
, addr
+ PCNET32_WIO_RAP
);
356 outw(val
, addr
+ PCNET32_WIO_BDP
);
359 static u16
pcnet32_wio_read_rap(unsigned long addr
)
361 return inw(addr
+ PCNET32_WIO_RAP
);
364 static void pcnet32_wio_write_rap(unsigned long addr
, u16 val
)
366 outw(val
, addr
+ PCNET32_WIO_RAP
);
369 static void pcnet32_wio_reset(unsigned long addr
)
371 inw(addr
+ PCNET32_WIO_RESET
);
374 static int pcnet32_wio_check(unsigned long addr
)
376 outw(88, addr
+ PCNET32_WIO_RAP
);
377 return (inw(addr
+ PCNET32_WIO_RAP
) == 88);
380 static struct pcnet32_access pcnet32_wio
= {
381 .read_csr
= pcnet32_wio_read_csr
,
382 .write_csr
= pcnet32_wio_write_csr
,
383 .read_bcr
= pcnet32_wio_read_bcr
,
384 .write_bcr
= pcnet32_wio_write_bcr
,
385 .read_rap
= pcnet32_wio_read_rap
,
386 .write_rap
= pcnet32_wio_write_rap
,
387 .reset
= pcnet32_wio_reset
390 static u16
pcnet32_dwio_read_csr(unsigned long addr
, int index
)
392 outl(index
, addr
+ PCNET32_DWIO_RAP
);
393 return (inl(addr
+ PCNET32_DWIO_RDP
) & 0xffff);
396 static void pcnet32_dwio_write_csr(unsigned long addr
, int index
, u16 val
)
398 outl(index
, addr
+ PCNET32_DWIO_RAP
);
399 outl(val
, addr
+ PCNET32_DWIO_RDP
);
402 static u16
pcnet32_dwio_read_bcr(unsigned long addr
, int index
)
404 outl(index
, addr
+ PCNET32_DWIO_RAP
);
405 return (inl(addr
+ PCNET32_DWIO_BDP
) & 0xffff);
408 static void pcnet32_dwio_write_bcr(unsigned long addr
, int index
, u16 val
)
410 outl(index
, addr
+ PCNET32_DWIO_RAP
);
411 outl(val
, addr
+ PCNET32_DWIO_BDP
);
414 static u16
pcnet32_dwio_read_rap(unsigned long addr
)
416 return (inl(addr
+ PCNET32_DWIO_RAP
) & 0xffff);
419 static void pcnet32_dwio_write_rap(unsigned long addr
, u16 val
)
421 outl(val
, addr
+ PCNET32_DWIO_RAP
);
424 static void pcnet32_dwio_reset(unsigned long addr
)
426 inl(addr
+ PCNET32_DWIO_RESET
);
429 static int pcnet32_dwio_check(unsigned long addr
)
431 outl(88, addr
+ PCNET32_DWIO_RAP
);
432 return ((inl(addr
+ PCNET32_DWIO_RAP
) & 0xffff) == 88);
435 static struct pcnet32_access pcnet32_dwio
= {
436 .read_csr
= pcnet32_dwio_read_csr
,
437 .write_csr
= pcnet32_dwio_write_csr
,
438 .read_bcr
= pcnet32_dwio_read_bcr
,
439 .write_bcr
= pcnet32_dwio_write_bcr
,
440 .read_rap
= pcnet32_dwio_read_rap
,
441 .write_rap
= pcnet32_dwio_write_rap
,
442 .reset
= pcnet32_dwio_reset
445 static void pcnet32_netif_stop(struct net_device
*dev
)
447 struct pcnet32_private
*lp
= netdev_priv(dev
);
449 dev
->trans_start
= jiffies
;
450 napi_disable(&lp
->napi
);
451 netif_tx_disable(dev
);
454 static void pcnet32_netif_start(struct net_device
*dev
)
456 struct pcnet32_private
*lp
= netdev_priv(dev
);
457 ulong ioaddr
= dev
->base_addr
;
460 netif_wake_queue(dev
);
461 val
= lp
->a
.read_csr(ioaddr
, CSR3
);
463 lp
->a
.write_csr(ioaddr
, CSR3
, val
);
464 napi_enable(&lp
->napi
);
468 * Allocate space for the new sized tx ring.
470 * Save new resources.
471 * Any failure keeps old resources.
472 * Must be called with lp->lock held.
474 static void pcnet32_realloc_tx_ring(struct net_device
*dev
,
475 struct pcnet32_private
*lp
,
478 dma_addr_t new_ring_dma_addr
;
479 dma_addr_t
*new_dma_addr_list
;
480 struct pcnet32_tx_head
*new_tx_ring
;
481 struct sk_buff
**new_skb_list
;
483 pcnet32_purge_tx_ring(dev
);
485 new_tx_ring
= pci_alloc_consistent(lp
->pci_dev
,
486 sizeof(struct pcnet32_tx_head
) *
489 if (new_tx_ring
== NULL
) {
490 if (netif_msg_drv(lp
))
492 "%s: Consistent memory allocation failed.\n",
496 memset(new_tx_ring
, 0, sizeof(struct pcnet32_tx_head
) * (1 << size
));
498 new_dma_addr_list
= kcalloc((1 << size
), sizeof(dma_addr_t
),
500 if (!new_dma_addr_list
) {
501 if (netif_msg_drv(lp
))
503 "%s: Memory allocation failed.\n", dev
->name
);
504 goto free_new_tx_ring
;
507 new_skb_list
= kcalloc((1 << size
), sizeof(struct sk_buff
*),
510 if (netif_msg_drv(lp
))
512 "%s: Memory allocation failed.\n", dev
->name
);
516 kfree(lp
->tx_skbuff
);
517 kfree(lp
->tx_dma_addr
);
518 pci_free_consistent(lp
->pci_dev
,
519 sizeof(struct pcnet32_tx_head
) *
520 lp
->tx_ring_size
, lp
->tx_ring
,
521 lp
->tx_ring_dma_addr
);
523 lp
->tx_ring_size
= (1 << size
);
524 lp
->tx_mod_mask
= lp
->tx_ring_size
- 1;
525 lp
->tx_len_bits
= (size
<< 12);
526 lp
->tx_ring
= new_tx_ring
;
527 lp
->tx_ring_dma_addr
= new_ring_dma_addr
;
528 lp
->tx_dma_addr
= new_dma_addr_list
;
529 lp
->tx_skbuff
= new_skb_list
;
533 kfree(new_dma_addr_list
);
535 pci_free_consistent(lp
->pci_dev
,
536 sizeof(struct pcnet32_tx_head
) *
544 * Allocate space for the new sized rx ring.
545 * Re-use old receive buffers.
546 * alloc extra buffers
547 * free unneeded buffers
548 * free unneeded buffers
549 * Save new resources.
550 * Any failure keeps old resources.
551 * Must be called with lp->lock held.
553 static void pcnet32_realloc_rx_ring(struct net_device
*dev
,
554 struct pcnet32_private
*lp
,
557 dma_addr_t new_ring_dma_addr
;
558 dma_addr_t
*new_dma_addr_list
;
559 struct pcnet32_rx_head
*new_rx_ring
;
560 struct sk_buff
**new_skb_list
;
563 new_rx_ring
= pci_alloc_consistent(lp
->pci_dev
,
564 sizeof(struct pcnet32_rx_head
) *
567 if (new_rx_ring
== NULL
) {
568 if (netif_msg_drv(lp
))
570 "%s: Consistent memory allocation failed.\n",
574 memset(new_rx_ring
, 0, sizeof(struct pcnet32_rx_head
) * (1 << size
));
576 new_dma_addr_list
= kcalloc((1 << size
), sizeof(dma_addr_t
),
578 if (!new_dma_addr_list
) {
579 if (netif_msg_drv(lp
))
581 "%s: Memory allocation failed.\n", dev
->name
);
582 goto free_new_rx_ring
;
585 new_skb_list
= kcalloc((1 << size
), sizeof(struct sk_buff
*),
588 if (netif_msg_drv(lp
))
590 "%s: Memory allocation failed.\n", dev
->name
);
594 /* first copy the current receive buffers */
595 overlap
= min(size
, lp
->rx_ring_size
);
596 for (new = 0; new < overlap
; new++) {
597 new_rx_ring
[new] = lp
->rx_ring
[new];
598 new_dma_addr_list
[new] = lp
->rx_dma_addr
[new];
599 new_skb_list
[new] = lp
->rx_skbuff
[new];
601 /* now allocate any new buffers needed */
602 for (; new < size
; new++ ) {
603 struct sk_buff
*rx_skbuff
;
604 new_skb_list
[new] = dev_alloc_skb(PKT_BUF_SKB
);
605 if (!(rx_skbuff
= new_skb_list
[new])) {
606 /* keep the original lists and buffers */
607 if (netif_msg_drv(lp
))
609 "%s: pcnet32_realloc_rx_ring dev_alloc_skb failed.\n",
613 skb_reserve(rx_skbuff
, NET_IP_ALIGN
);
615 new_dma_addr_list
[new] =
616 pci_map_single(lp
->pci_dev
, rx_skbuff
->data
,
617 PKT_BUF_SIZE
, PCI_DMA_FROMDEVICE
);
618 new_rx_ring
[new].base
= cpu_to_le32(new_dma_addr_list
[new]);
619 new_rx_ring
[new].buf_length
= cpu_to_le16(NEG_BUF_SIZE
);
620 new_rx_ring
[new].status
= cpu_to_le16(0x8000);
622 /* and free any unneeded buffers */
623 for (; new < lp
->rx_ring_size
; new++) {
624 if (lp
->rx_skbuff
[new]) {
625 pci_unmap_single(lp
->pci_dev
, lp
->rx_dma_addr
[new],
626 PKT_BUF_SIZE
, PCI_DMA_FROMDEVICE
);
627 dev_kfree_skb(lp
->rx_skbuff
[new]);
631 kfree(lp
->rx_skbuff
);
632 kfree(lp
->rx_dma_addr
);
633 pci_free_consistent(lp
->pci_dev
,
634 sizeof(struct pcnet32_rx_head
) *
635 lp
->rx_ring_size
, lp
->rx_ring
,
636 lp
->rx_ring_dma_addr
);
638 lp
->rx_ring_size
= (1 << size
);
639 lp
->rx_mod_mask
= lp
->rx_ring_size
- 1;
640 lp
->rx_len_bits
= (size
<< 4);
641 lp
->rx_ring
= new_rx_ring
;
642 lp
->rx_ring_dma_addr
= new_ring_dma_addr
;
643 lp
->rx_dma_addr
= new_dma_addr_list
;
644 lp
->rx_skbuff
= new_skb_list
;
648 for (; --new >= lp
->rx_ring_size
; ) {
649 if (new_skb_list
[new]) {
650 pci_unmap_single(lp
->pci_dev
, new_dma_addr_list
[new],
651 PKT_BUF_SIZE
, PCI_DMA_FROMDEVICE
);
652 dev_kfree_skb(new_skb_list
[new]);
657 kfree(new_dma_addr_list
);
659 pci_free_consistent(lp
->pci_dev
,
660 sizeof(struct pcnet32_rx_head
) *
667 static void pcnet32_purge_rx_ring(struct net_device
*dev
)
669 struct pcnet32_private
*lp
= netdev_priv(dev
);
672 /* free all allocated skbuffs */
673 for (i
= 0; i
< lp
->rx_ring_size
; i
++) {
674 lp
->rx_ring
[i
].status
= 0; /* CPU owns buffer */
675 wmb(); /* Make sure adapter sees owner change */
676 if (lp
->rx_skbuff
[i
]) {
677 pci_unmap_single(lp
->pci_dev
, lp
->rx_dma_addr
[i
],
678 PKT_BUF_SIZE
, PCI_DMA_FROMDEVICE
);
679 dev_kfree_skb_any(lp
->rx_skbuff
[i
]);
681 lp
->rx_skbuff
[i
] = NULL
;
682 lp
->rx_dma_addr
[i
] = 0;
686 #ifdef CONFIG_NET_POLL_CONTROLLER
687 static void pcnet32_poll_controller(struct net_device
*dev
)
689 disable_irq(dev
->irq
);
690 pcnet32_interrupt(0, dev
);
691 enable_irq(dev
->irq
);
695 static int pcnet32_get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
697 struct pcnet32_private
*lp
= netdev_priv(dev
);
702 spin_lock_irqsave(&lp
->lock
, flags
);
703 mii_ethtool_gset(&lp
->mii_if
, cmd
);
704 spin_unlock_irqrestore(&lp
->lock
, flags
);
710 static int pcnet32_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
712 struct pcnet32_private
*lp
= netdev_priv(dev
);
717 spin_lock_irqsave(&lp
->lock
, flags
);
718 r
= mii_ethtool_sset(&lp
->mii_if
, cmd
);
719 spin_unlock_irqrestore(&lp
->lock
, flags
);
724 static void pcnet32_get_drvinfo(struct net_device
*dev
,
725 struct ethtool_drvinfo
*info
)
727 struct pcnet32_private
*lp
= netdev_priv(dev
);
729 strcpy(info
->driver
, DRV_NAME
);
730 strcpy(info
->version
, DRV_VERSION
);
732 strcpy(info
->bus_info
, pci_name(lp
->pci_dev
));
734 sprintf(info
->bus_info
, "VLB 0x%lx", dev
->base_addr
);
737 static u32
pcnet32_get_link(struct net_device
*dev
)
739 struct pcnet32_private
*lp
= netdev_priv(dev
);
743 spin_lock_irqsave(&lp
->lock
, flags
);
745 r
= mii_link_ok(&lp
->mii_if
);
746 } else if (lp
->chip_version
>= PCNET32_79C970A
) {
747 ulong ioaddr
= dev
->base_addr
; /* card base I/O address */
748 r
= (lp
->a
.read_bcr(ioaddr
, 4) != 0xc0);
749 } else { /* can not detect link on really old chips */
752 spin_unlock_irqrestore(&lp
->lock
, flags
);
757 static u32
pcnet32_get_msglevel(struct net_device
*dev
)
759 struct pcnet32_private
*lp
= netdev_priv(dev
);
760 return lp
->msg_enable
;
763 static void pcnet32_set_msglevel(struct net_device
*dev
, u32 value
)
765 struct pcnet32_private
*lp
= netdev_priv(dev
);
766 lp
->msg_enable
= value
;
769 static int pcnet32_nway_reset(struct net_device
*dev
)
771 struct pcnet32_private
*lp
= netdev_priv(dev
);
776 spin_lock_irqsave(&lp
->lock
, flags
);
777 r
= mii_nway_restart(&lp
->mii_if
);
778 spin_unlock_irqrestore(&lp
->lock
, flags
);
783 static void pcnet32_get_ringparam(struct net_device
*dev
,
784 struct ethtool_ringparam
*ering
)
786 struct pcnet32_private
*lp
= netdev_priv(dev
);
788 ering
->tx_max_pending
= TX_MAX_RING_SIZE
;
789 ering
->tx_pending
= lp
->tx_ring_size
;
790 ering
->rx_max_pending
= RX_MAX_RING_SIZE
;
791 ering
->rx_pending
= lp
->rx_ring_size
;
794 static int pcnet32_set_ringparam(struct net_device
*dev
,
795 struct ethtool_ringparam
*ering
)
797 struct pcnet32_private
*lp
= netdev_priv(dev
);
800 ulong ioaddr
= dev
->base_addr
;
803 if (ering
->rx_mini_pending
|| ering
->rx_jumbo_pending
)
806 if (netif_running(dev
))
807 pcnet32_netif_stop(dev
);
809 spin_lock_irqsave(&lp
->lock
, flags
);
810 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
); /* stop the chip */
812 size
= min(ering
->tx_pending
, (unsigned int)TX_MAX_RING_SIZE
);
814 /* set the minimum ring size to 4, to allow the loopback test to work
817 for (i
= 2; i
<= PCNET32_LOG_MAX_TX_BUFFERS
; i
++) {
818 if (size
<= (1 << i
))
821 if ((1 << i
) != lp
->tx_ring_size
)
822 pcnet32_realloc_tx_ring(dev
, lp
, i
);
824 size
= min(ering
->rx_pending
, (unsigned int)RX_MAX_RING_SIZE
);
825 for (i
= 2; i
<= PCNET32_LOG_MAX_RX_BUFFERS
; i
++) {
826 if (size
<= (1 << i
))
829 if ((1 << i
) != lp
->rx_ring_size
)
830 pcnet32_realloc_rx_ring(dev
, lp
, i
);
832 lp
->napi
.weight
= lp
->rx_ring_size
/ 2;
834 if (netif_running(dev
)) {
835 pcnet32_netif_start(dev
);
836 pcnet32_restart(dev
, CSR0_NORMAL
);
839 spin_unlock_irqrestore(&lp
->lock
, flags
);
841 if (netif_msg_drv(lp
))
843 "%s: Ring Param Settings: RX: %d, TX: %d\n", dev
->name
,
844 lp
->rx_ring_size
, lp
->tx_ring_size
);
849 static void pcnet32_get_strings(struct net_device
*dev
, u32 stringset
,
852 memcpy(data
, pcnet32_gstrings_test
, sizeof(pcnet32_gstrings_test
));
855 static int pcnet32_get_sset_count(struct net_device
*dev
, int sset
)
859 return PCNET32_TEST_LEN
;
865 static void pcnet32_ethtool_test(struct net_device
*dev
,
866 struct ethtool_test
*test
, u64
* data
)
868 struct pcnet32_private
*lp
= netdev_priv(dev
);
871 if (test
->flags
== ETH_TEST_FL_OFFLINE
) {
872 rc
= pcnet32_loopback_test(dev
, data
);
874 if (netif_msg_hw(lp
))
875 printk(KERN_DEBUG
"%s: Loopback test failed.\n",
877 test
->flags
|= ETH_TEST_FL_FAILED
;
878 } else if (netif_msg_hw(lp
))
879 printk(KERN_DEBUG
"%s: Loopback test passed.\n",
881 } else if (netif_msg_hw(lp
))
883 "%s: No tests to run (specify 'Offline' on ethtool).",
885 } /* end pcnet32_ethtool_test */
887 static int pcnet32_loopback_test(struct net_device
*dev
, uint64_t * data1
)
889 struct pcnet32_private
*lp
= netdev_priv(dev
);
890 struct pcnet32_access
*a
= &lp
->a
; /* access to registers */
891 ulong ioaddr
= dev
->base_addr
; /* card base I/O address */
892 struct sk_buff
*skb
; /* sk buff */
893 int x
, i
; /* counters */
894 int numbuffs
= 4; /* number of TX/RX buffers and descs */
895 u16 status
= 0x8300; /* TX ring status */
896 __le16 teststatus
; /* test of ring status */
897 int rc
; /* return code */
898 int size
; /* size of packets */
899 unsigned char *packet
; /* source packet data */
900 static const int data_len
= 60; /* length of source packets */
904 rc
= 1; /* default to fail */
906 if (netif_running(dev
))
907 pcnet32_netif_stop(dev
);
909 spin_lock_irqsave(&lp
->lock
, flags
);
910 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
); /* stop the chip */
912 numbuffs
= min(numbuffs
, (int)min(lp
->rx_ring_size
, lp
->tx_ring_size
));
914 /* Reset the PCNET32 */
916 lp
->a
.write_csr(ioaddr
, CSR4
, 0x0915); /* auto tx pad */
918 /* switch pcnet32 to 32bit mode */
919 lp
->a
.write_bcr(ioaddr
, 20, 2);
921 /* purge & init rings but don't actually restart */
922 pcnet32_restart(dev
, 0x0000);
924 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
); /* Set STOP bit */
926 /* Initialize Transmit buffers. */
927 size
= data_len
+ 15;
928 for (x
= 0; x
< numbuffs
; x
++) {
929 if (!(skb
= dev_alloc_skb(size
))) {
930 if (netif_msg_hw(lp
))
932 "%s: Cannot allocate skb at line: %d!\n",
933 dev
->name
, __LINE__
);
937 skb_put(skb
, size
); /* create space for data */
938 lp
->tx_skbuff
[x
] = skb
;
939 lp
->tx_ring
[x
].length
= cpu_to_le16(-skb
->len
);
940 lp
->tx_ring
[x
].misc
= 0;
942 /* put DA and SA into the skb */
943 for (i
= 0; i
< 6; i
++)
944 *packet
++ = dev
->dev_addr
[i
];
945 for (i
= 0; i
< 6; i
++)
946 *packet
++ = dev
->dev_addr
[i
];
952 /* fill packet with data */
953 for (i
= 0; i
< data_len
; i
++)
957 pci_map_single(lp
->pci_dev
, skb
->data
, skb
->len
,
959 lp
->tx_ring
[x
].base
= cpu_to_le32(lp
->tx_dma_addr
[x
]);
960 wmb(); /* Make sure owner changes after all others are visible */
961 lp
->tx_ring
[x
].status
= cpu_to_le16(status
);
965 x
= a
->read_bcr(ioaddr
, 32); /* set internal loopback in BCR32 */
966 a
->write_bcr(ioaddr
, 32, x
| 0x0002);
968 /* set int loopback in CSR15 */
969 x
= a
->read_csr(ioaddr
, CSR15
) & 0xfffc;
970 lp
->a
.write_csr(ioaddr
, CSR15
, x
| 0x0044);
972 teststatus
= cpu_to_le16(0x8000);
973 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_START
); /* Set STRT bit */
975 /* Check status of descriptors */
976 for (x
= 0; x
< numbuffs
; x
++) {
979 while ((lp
->rx_ring
[x
].status
& teststatus
) && (ticks
< 200)) {
980 spin_unlock_irqrestore(&lp
->lock
, flags
);
982 spin_lock_irqsave(&lp
->lock
, flags
);
987 if (netif_msg_hw(lp
))
988 printk("%s: Desc %d failed to reset!\n",
994 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
); /* Set STOP bit */
996 if (netif_msg_hw(lp
) && netif_msg_pktdata(lp
)) {
997 printk(KERN_DEBUG
"%s: RX loopback packets:\n", dev
->name
);
999 for (x
= 0; x
< numbuffs
; x
++) {
1000 printk(KERN_DEBUG
"%s: Packet %d:\n", dev
->name
, x
);
1001 skb
= lp
->rx_skbuff
[x
];
1002 for (i
= 0; i
< size
; i
++) {
1003 printk("%02x ", *(skb
->data
+ i
));
1011 while (x
< numbuffs
&& !rc
) {
1012 skb
= lp
->rx_skbuff
[x
];
1013 packet
= lp
->tx_skbuff
[x
]->data
;
1014 for (i
= 0; i
< size
; i
++) {
1015 if (*(skb
->data
+ i
) != packet
[i
]) {
1016 if (netif_msg_hw(lp
))
1018 "%s: Error in compare! %2x - %02x %02x\n",
1019 dev
->name
, i
, *(skb
->data
+ i
),
1030 pcnet32_purge_tx_ring(dev
);
1032 x
= a
->read_csr(ioaddr
, CSR15
);
1033 a
->write_csr(ioaddr
, CSR15
, (x
& ~0x0044)); /* reset bits 6 and 2 */
1035 x
= a
->read_bcr(ioaddr
, 32); /* reset internal loopback */
1036 a
->write_bcr(ioaddr
, 32, (x
& ~0x0002));
1038 if (netif_running(dev
)) {
1039 pcnet32_netif_start(dev
);
1040 pcnet32_restart(dev
, CSR0_NORMAL
);
1042 pcnet32_purge_rx_ring(dev
);
1043 lp
->a
.write_bcr(ioaddr
, 20, 4); /* return to 16bit mode */
1045 spin_unlock_irqrestore(&lp
->lock
, flags
);
1048 } /* end pcnet32_loopback_test */
1050 static void pcnet32_led_blink_callback(struct net_device
*dev
)
1052 struct pcnet32_private
*lp
= netdev_priv(dev
);
1053 struct pcnet32_access
*a
= &lp
->a
;
1054 ulong ioaddr
= dev
->base_addr
;
1055 unsigned long flags
;
1058 spin_lock_irqsave(&lp
->lock
, flags
);
1059 for (i
= 4; i
< 8; i
++) {
1060 a
->write_bcr(ioaddr
, i
, a
->read_bcr(ioaddr
, i
) ^ 0x4000);
1062 spin_unlock_irqrestore(&lp
->lock
, flags
);
1064 mod_timer(&lp
->blink_timer
, PCNET32_BLINK_TIMEOUT
);
1067 static int pcnet32_phys_id(struct net_device
*dev
, u32 data
)
1069 struct pcnet32_private
*lp
= netdev_priv(dev
);
1070 struct pcnet32_access
*a
= &lp
->a
;
1071 ulong ioaddr
= dev
->base_addr
;
1072 unsigned long flags
;
1075 if (!lp
->blink_timer
.function
) {
1076 init_timer(&lp
->blink_timer
);
1077 lp
->blink_timer
.function
= (void *)pcnet32_led_blink_callback
;
1078 lp
->blink_timer
.data
= (unsigned long)dev
;
1081 /* Save the current value of the bcrs */
1082 spin_lock_irqsave(&lp
->lock
, flags
);
1083 for (i
= 4; i
< 8; i
++) {
1084 regs
[i
- 4] = a
->read_bcr(ioaddr
, i
);
1086 spin_unlock_irqrestore(&lp
->lock
, flags
);
1088 mod_timer(&lp
->blink_timer
, jiffies
);
1089 set_current_state(TASK_INTERRUPTIBLE
);
1091 /* AV: the limit here makes no sense whatsoever */
1092 if ((!data
) || (data
> (u32
) (MAX_SCHEDULE_TIMEOUT
/ HZ
)))
1093 data
= (u32
) (MAX_SCHEDULE_TIMEOUT
/ HZ
);
1095 msleep_interruptible(data
* 1000);
1096 del_timer_sync(&lp
->blink_timer
);
1098 /* Restore the original value of the bcrs */
1099 spin_lock_irqsave(&lp
->lock
, flags
);
1100 for (i
= 4; i
< 8; i
++) {
1101 a
->write_bcr(ioaddr
, i
, regs
[i
- 4]);
1103 spin_unlock_irqrestore(&lp
->lock
, flags
);
1109 * lp->lock must be held.
1111 static int pcnet32_suspend(struct net_device
*dev
, unsigned long *flags
,
1115 struct pcnet32_private
*lp
= netdev_priv(dev
);
1116 struct pcnet32_access
*a
= &lp
->a
;
1117 ulong ioaddr
= dev
->base_addr
;
1120 /* really old chips have to be stopped. */
1121 if (lp
->chip_version
< PCNET32_79C970A
)
1124 /* set SUSPEND (SPND) - CSR5 bit 0 */
1125 csr5
= a
->read_csr(ioaddr
, CSR5
);
1126 a
->write_csr(ioaddr
, CSR5
, csr5
| CSR5_SUSPEND
);
1128 /* poll waiting for bit to be set */
1130 while (!(a
->read_csr(ioaddr
, CSR5
) & CSR5_SUSPEND
)) {
1131 spin_unlock_irqrestore(&lp
->lock
, *flags
);
1136 spin_lock_irqsave(&lp
->lock
, *flags
);
1139 if (netif_msg_hw(lp
))
1141 "%s: Error getting into suspend!\n",
1150 * process one receive descriptor entry
1153 static void pcnet32_rx_entry(struct net_device
*dev
,
1154 struct pcnet32_private
*lp
,
1155 struct pcnet32_rx_head
*rxp
,
1158 int status
= (short)le16_to_cpu(rxp
->status
) >> 8;
1159 int rx_in_place
= 0;
1160 struct sk_buff
*skb
;
1163 if (status
!= 0x03) { /* There was an error. */
1165 * There is a tricky error noted by John Murphy,
1166 * <murf@perftech.com> to Russ Nelson: Even with full-sized
1167 * buffers it's possible for a jabber packet to use two
1168 * buffers, with only the last correctly noting the error.
1170 if (status
& 0x01) /* Only count a general error at the */
1171 dev
->stats
.rx_errors
++; /* end of a packet. */
1173 dev
->stats
.rx_frame_errors
++;
1175 dev
->stats
.rx_over_errors
++;
1177 dev
->stats
.rx_crc_errors
++;
1179 dev
->stats
.rx_fifo_errors
++;
1183 pkt_len
= (le32_to_cpu(rxp
->msg_length
) & 0xfff) - 4;
1185 /* Discard oversize frames. */
1186 if (unlikely(pkt_len
> PKT_BUF_SIZE
)) {
1187 if (netif_msg_drv(lp
))
1188 printk(KERN_ERR
"%s: Impossible packet size %d!\n",
1189 dev
->name
, pkt_len
);
1190 dev
->stats
.rx_errors
++;
1194 if (netif_msg_rx_err(lp
))
1195 printk(KERN_ERR
"%s: Runt packet!\n", dev
->name
);
1196 dev
->stats
.rx_errors
++;
1200 if (pkt_len
> rx_copybreak
) {
1201 struct sk_buff
*newskb
;
1203 if ((newskb
= dev_alloc_skb(PKT_BUF_SKB
))) {
1204 skb_reserve(newskb
, NET_IP_ALIGN
);
1205 skb
= lp
->rx_skbuff
[entry
];
1206 pci_unmap_single(lp
->pci_dev
,
1207 lp
->rx_dma_addr
[entry
],
1209 PCI_DMA_FROMDEVICE
);
1210 skb_put(skb
, pkt_len
);
1211 lp
->rx_skbuff
[entry
] = newskb
;
1212 lp
->rx_dma_addr
[entry
] =
1213 pci_map_single(lp
->pci_dev
,
1216 PCI_DMA_FROMDEVICE
);
1217 rxp
->base
= cpu_to_le32(lp
->rx_dma_addr
[entry
]);
1222 skb
= dev_alloc_skb(pkt_len
+ NET_IP_ALIGN
);
1226 if (netif_msg_drv(lp
))
1228 "%s: Memory squeeze, dropping packet.\n",
1230 dev
->stats
.rx_dropped
++;
1234 skb_reserve(skb
, NET_IP_ALIGN
);
1235 skb_put(skb
, pkt_len
); /* Make room */
1236 pci_dma_sync_single_for_cpu(lp
->pci_dev
,
1237 lp
->rx_dma_addr
[entry
],
1239 PCI_DMA_FROMDEVICE
);
1240 skb_copy_to_linear_data(skb
,
1241 (unsigned char *)(lp
->rx_skbuff
[entry
]->data
),
1243 pci_dma_sync_single_for_device(lp
->pci_dev
,
1244 lp
->rx_dma_addr
[entry
],
1246 PCI_DMA_FROMDEVICE
);
1248 dev
->stats
.rx_bytes
+= skb
->len
;
1249 skb
->protocol
= eth_type_trans(skb
, dev
);
1250 netif_receive_skb(skb
);
1251 dev
->stats
.rx_packets
++;
1255 static int pcnet32_rx(struct net_device
*dev
, int budget
)
1257 struct pcnet32_private
*lp
= netdev_priv(dev
);
1258 int entry
= lp
->cur_rx
& lp
->rx_mod_mask
;
1259 struct pcnet32_rx_head
*rxp
= &lp
->rx_ring
[entry
];
1262 /* If we own the next entry, it's a new packet. Send it up. */
1263 while (npackets
< budget
&& (short)le16_to_cpu(rxp
->status
) >= 0) {
1264 pcnet32_rx_entry(dev
, lp
, rxp
, entry
);
1267 * The docs say that the buffer length isn't touched, but Andrew
1268 * Boyd of QNX reports that some revs of the 79C965 clear it.
1270 rxp
->buf_length
= cpu_to_le16(NEG_BUF_SIZE
);
1271 wmb(); /* Make sure owner changes after others are visible */
1272 rxp
->status
= cpu_to_le16(0x8000);
1273 entry
= (++lp
->cur_rx
) & lp
->rx_mod_mask
;
1274 rxp
= &lp
->rx_ring
[entry
];
1280 static int pcnet32_tx(struct net_device
*dev
)
1282 struct pcnet32_private
*lp
= netdev_priv(dev
);
1283 unsigned int dirty_tx
= lp
->dirty_tx
;
1285 int must_restart
= 0;
1287 while (dirty_tx
!= lp
->cur_tx
) {
1288 int entry
= dirty_tx
& lp
->tx_mod_mask
;
1289 int status
= (short)le16_to_cpu(lp
->tx_ring
[entry
].status
);
1292 break; /* It still hasn't been Txed */
1294 lp
->tx_ring
[entry
].base
= 0;
1296 if (status
& 0x4000) {
1297 /* There was a major error, log it. */
1298 int err_status
= le32_to_cpu(lp
->tx_ring
[entry
].misc
);
1299 dev
->stats
.tx_errors
++;
1300 if (netif_msg_tx_err(lp
))
1302 "%s: Tx error status=%04x err_status=%08x\n",
1305 if (err_status
& 0x04000000)
1306 dev
->stats
.tx_aborted_errors
++;
1307 if (err_status
& 0x08000000)
1308 dev
->stats
.tx_carrier_errors
++;
1309 if (err_status
& 0x10000000)
1310 dev
->stats
.tx_window_errors
++;
1312 if (err_status
& 0x40000000) {
1313 dev
->stats
.tx_fifo_errors
++;
1314 /* Ackk! On FIFO errors the Tx unit is turned off! */
1315 /* Remove this verbosity later! */
1316 if (netif_msg_tx_err(lp
))
1318 "%s: Tx FIFO error!\n",
1323 if (err_status
& 0x40000000) {
1324 dev
->stats
.tx_fifo_errors
++;
1325 if (!lp
->dxsuflo
) { /* If controller doesn't recover ... */
1326 /* Ackk! On FIFO errors the Tx unit is turned off! */
1327 /* Remove this verbosity later! */
1328 if (netif_msg_tx_err(lp
))
1330 "%s: Tx FIFO error!\n",
1337 if (status
& 0x1800)
1338 dev
->stats
.collisions
++;
1339 dev
->stats
.tx_packets
++;
1342 /* We must free the original skb */
1343 if (lp
->tx_skbuff
[entry
]) {
1344 pci_unmap_single(lp
->pci_dev
,
1345 lp
->tx_dma_addr
[entry
],
1346 lp
->tx_skbuff
[entry
]->
1347 len
, PCI_DMA_TODEVICE
);
1348 dev_kfree_skb_any(lp
->tx_skbuff
[entry
]);
1349 lp
->tx_skbuff
[entry
] = NULL
;
1350 lp
->tx_dma_addr
[entry
] = 0;
1355 delta
= (lp
->cur_tx
- dirty_tx
) & (lp
->tx_mod_mask
+ lp
->tx_ring_size
);
1356 if (delta
> lp
->tx_ring_size
) {
1357 if (netif_msg_drv(lp
))
1359 "%s: out-of-sync dirty pointer, %d vs. %d, full=%d.\n",
1360 dev
->name
, dirty_tx
, lp
->cur_tx
,
1362 dirty_tx
+= lp
->tx_ring_size
;
1363 delta
-= lp
->tx_ring_size
;
1367 netif_queue_stopped(dev
) &&
1368 delta
< lp
->tx_ring_size
- 2) {
1369 /* The ring is no longer full, clear tbusy. */
1371 netif_wake_queue(dev
);
1373 lp
->dirty_tx
= dirty_tx
;
1375 return must_restart
;
1378 static int pcnet32_poll(struct napi_struct
*napi
, int budget
)
1380 struct pcnet32_private
*lp
= container_of(napi
, struct pcnet32_private
, napi
);
1381 struct net_device
*dev
= lp
->dev
;
1382 unsigned long ioaddr
= dev
->base_addr
;
1383 unsigned long flags
;
1387 work_done
= pcnet32_rx(dev
, budget
);
1389 spin_lock_irqsave(&lp
->lock
, flags
);
1390 if (pcnet32_tx(dev
)) {
1391 /* reset the chip to clear the error condition, then restart */
1392 lp
->a
.reset(ioaddr
);
1393 lp
->a
.write_csr(ioaddr
, CSR4
, 0x0915); /* auto tx pad */
1394 pcnet32_restart(dev
, CSR0_START
);
1395 netif_wake_queue(dev
);
1397 spin_unlock_irqrestore(&lp
->lock
, flags
);
1399 if (work_done
< budget
) {
1400 spin_lock_irqsave(&lp
->lock
, flags
);
1402 __napi_complete(napi
);
1404 /* clear interrupt masks */
1405 val
= lp
->a
.read_csr(ioaddr
, CSR3
);
1407 lp
->a
.write_csr(ioaddr
, CSR3
, val
);
1409 /* Set interrupt enable. */
1410 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_INTEN
);
1412 spin_unlock_irqrestore(&lp
->lock
, flags
);
1417 #define PCNET32_REGS_PER_PHY 32
1418 #define PCNET32_MAX_PHYS 32
1419 static int pcnet32_get_regs_len(struct net_device
*dev
)
1421 struct pcnet32_private
*lp
= netdev_priv(dev
);
1422 int j
= lp
->phycount
* PCNET32_REGS_PER_PHY
;
1424 return ((PCNET32_NUM_REGS
+ j
) * sizeof(u16
));
1427 static void pcnet32_get_regs(struct net_device
*dev
, struct ethtool_regs
*regs
,
1432 struct pcnet32_private
*lp
= netdev_priv(dev
);
1433 struct pcnet32_access
*a
= &lp
->a
;
1434 ulong ioaddr
= dev
->base_addr
;
1435 unsigned long flags
;
1437 spin_lock_irqsave(&lp
->lock
, flags
);
1439 csr0
= a
->read_csr(ioaddr
, CSR0
);
1440 if (!(csr0
& CSR0_STOP
)) /* If not stopped */
1441 pcnet32_suspend(dev
, &flags
, 1);
1443 /* read address PROM */
1444 for (i
= 0; i
< 16; i
+= 2)
1445 *buff
++ = inw(ioaddr
+ i
);
1447 /* read control and status registers */
1448 for (i
= 0; i
< 90; i
++) {
1449 *buff
++ = a
->read_csr(ioaddr
, i
);
1452 *buff
++ = a
->read_csr(ioaddr
, 112);
1453 *buff
++ = a
->read_csr(ioaddr
, 114);
1455 /* read bus configuration registers */
1456 for (i
= 0; i
< 30; i
++) {
1457 *buff
++ = a
->read_bcr(ioaddr
, i
);
1459 *buff
++ = 0; /* skip bcr30 so as not to hang 79C976 */
1460 for (i
= 31; i
< 36; i
++) {
1461 *buff
++ = a
->read_bcr(ioaddr
, i
);
1464 /* read mii phy registers */
1467 for (j
= 0; j
< PCNET32_MAX_PHYS
; j
++) {
1468 if (lp
->phymask
& (1 << j
)) {
1469 for (i
= 0; i
< PCNET32_REGS_PER_PHY
; i
++) {
1470 lp
->a
.write_bcr(ioaddr
, 33,
1472 *buff
++ = lp
->a
.read_bcr(ioaddr
, 34);
1478 if (!(csr0
& CSR0_STOP
)) { /* If not stopped */
1481 /* clear SUSPEND (SPND) - CSR5 bit 0 */
1482 csr5
= a
->read_csr(ioaddr
, CSR5
);
1483 a
->write_csr(ioaddr
, CSR5
, csr5
& (~CSR5_SUSPEND
));
1486 spin_unlock_irqrestore(&lp
->lock
, flags
);
1489 static const struct ethtool_ops pcnet32_ethtool_ops
= {
1490 .get_settings
= pcnet32_get_settings
,
1491 .set_settings
= pcnet32_set_settings
,
1492 .get_drvinfo
= pcnet32_get_drvinfo
,
1493 .get_msglevel
= pcnet32_get_msglevel
,
1494 .set_msglevel
= pcnet32_set_msglevel
,
1495 .nway_reset
= pcnet32_nway_reset
,
1496 .get_link
= pcnet32_get_link
,
1497 .get_ringparam
= pcnet32_get_ringparam
,
1498 .set_ringparam
= pcnet32_set_ringparam
,
1499 .get_strings
= pcnet32_get_strings
,
1500 .self_test
= pcnet32_ethtool_test
,
1501 .phys_id
= pcnet32_phys_id
,
1502 .get_regs_len
= pcnet32_get_regs_len
,
1503 .get_regs
= pcnet32_get_regs
,
1504 .get_sset_count
= pcnet32_get_sset_count
,
1507 /* only probes for non-PCI devices, the rest are handled by
1508 * pci_register_driver via pcnet32_probe_pci */
1510 static void __devinit
pcnet32_probe_vlbus(unsigned int *pcnet32_portlist
)
1512 unsigned int *port
, ioaddr
;
1514 /* search for PCnet32 VLB cards at known addresses */
1515 for (port
= pcnet32_portlist
; (ioaddr
= *port
); port
++) {
1517 (ioaddr
, PCNET32_TOTAL_SIZE
, "pcnet32_probe_vlbus")) {
1518 /* check if there is really a pcnet chip on that ioaddr */
1519 if ((inb(ioaddr
+ 14) == 0x57) &&
1520 (inb(ioaddr
+ 15) == 0x57)) {
1521 pcnet32_probe1(ioaddr
, 0, NULL
);
1523 release_region(ioaddr
, PCNET32_TOTAL_SIZE
);
1529 static int __devinit
1530 pcnet32_probe_pci(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
1532 unsigned long ioaddr
;
1535 err
= pci_enable_device(pdev
);
1537 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1539 "failed to enable device -- err=%d\n", err
);
1542 pci_set_master(pdev
);
1544 ioaddr
= pci_resource_start(pdev
, 0);
1546 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1548 "card has no PCI IO resources, aborting\n");
1552 if (!pci_dma_supported(pdev
, PCNET32_DMA_MASK
)) {
1553 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1555 "architecture does not support 32bit PCI busmaster DMA\n");
1558 if (request_region(ioaddr
, PCNET32_TOTAL_SIZE
, "pcnet32_probe_pci") ==
1560 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1562 "io address range already allocated\n");
1566 err
= pcnet32_probe1(ioaddr
, 1, pdev
);
1568 pci_disable_device(pdev
);
1573 static const struct net_device_ops pcnet32_netdev_ops
= {
1574 .ndo_open
= pcnet32_open
,
1575 .ndo_stop
= pcnet32_close
,
1576 .ndo_start_xmit
= pcnet32_start_xmit
,
1577 .ndo_tx_timeout
= pcnet32_tx_timeout
,
1578 .ndo_get_stats
= pcnet32_get_stats
,
1579 .ndo_set_multicast_list
= pcnet32_set_multicast_list
,
1580 .ndo_do_ioctl
= pcnet32_ioctl
,
1581 .ndo_change_mtu
= eth_change_mtu
,
1582 .ndo_set_mac_address
= eth_mac_addr
,
1583 .ndo_validate_addr
= eth_validate_addr
,
1584 #ifdef CONFIG_NET_POLL_CONTROLLER
1585 .ndo_poll_controller
= pcnet32_poll_controller
,
1590 * Called from both pcnet32_probe_vlbus and pcnet_probe_pci.
1591 * pdev will be NULL when called from pcnet32_probe_vlbus.
1593 static int __devinit
1594 pcnet32_probe1(unsigned long ioaddr
, int shared
, struct pci_dev
*pdev
)
1596 struct pcnet32_private
*lp
;
1598 int fdx
, mii
, fset
, dxsuflo
;
1601 struct net_device
*dev
;
1602 struct pcnet32_access
*a
= NULL
;
1606 /* reset the chip */
1607 pcnet32_wio_reset(ioaddr
);
1609 /* NOTE: 16-bit check is first, otherwise some older PCnet chips fail */
1610 if (pcnet32_wio_read_csr(ioaddr
, 0) == 4 && pcnet32_wio_check(ioaddr
)) {
1613 pcnet32_dwio_reset(ioaddr
);
1614 if (pcnet32_dwio_read_csr(ioaddr
, 0) == 4 &&
1615 pcnet32_dwio_check(ioaddr
)) {
1618 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1619 printk(KERN_ERR PFX
"No access methods\n");
1620 goto err_release_region
;
1625 a
->read_csr(ioaddr
, 88) | (a
->read_csr(ioaddr
, 89) << 16);
1626 if ((pcnet32_debug
& NETIF_MSG_PROBE
) && (pcnet32_debug
& NETIF_MSG_HW
))
1627 printk(KERN_INFO
" PCnet chip version is %#x.\n",
1629 if ((chip_version
& 0xfff) != 0x003) {
1630 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1631 printk(KERN_INFO PFX
"Unsupported chip version.\n");
1632 goto err_release_region
;
1635 /* initialize variables */
1636 fdx
= mii
= fset
= dxsuflo
= 0;
1637 chip_version
= (chip_version
>> 12) & 0xffff;
1639 switch (chip_version
) {
1641 chipname
= "PCnet/PCI 79C970"; /* PCI */
1645 chipname
= "PCnet/PCI 79C970"; /* 970 gives the wrong chip id back */
1647 chipname
= "PCnet/32 79C965"; /* 486/VL bus */
1650 chipname
= "PCnet/PCI II 79C970A"; /* PCI */
1654 chipname
= "PCnet/FAST 79C971"; /* PCI */
1660 chipname
= "PCnet/FAST+ 79C972"; /* PCI */
1666 chipname
= "PCnet/FAST III 79C973"; /* PCI */
1671 chipname
= "PCnet/Home 79C978"; /* PCI */
1674 * This is based on specs published at www.amd.com. This section
1675 * assumes that a card with a 79C978 wants to go into standard
1676 * ethernet mode. The 79C978 can also go into 1Mb HomePNA mode,
1677 * and the module option homepna=1 can select this instead.
1679 media
= a
->read_bcr(ioaddr
, 49);
1680 media
&= ~3; /* default to 10Mb ethernet */
1681 if (cards_found
< MAX_UNITS
&& homepna
[cards_found
])
1682 media
|= 1; /* switch to home wiring mode */
1683 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1684 printk(KERN_DEBUG PFX
"media set to %sMbit mode.\n",
1685 (media
& 1) ? "1" : "10");
1686 a
->write_bcr(ioaddr
, 49, media
);
1689 chipname
= "PCnet/FAST III 79C975"; /* PCI */
1694 chipname
= "PCnet/PRO 79C976";
1699 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1700 printk(KERN_INFO PFX
1701 "PCnet version %#x, no PCnet32 chip.\n",
1703 goto err_release_region
;
1707 * On selected chips turn on the BCR18:NOUFLO bit. This stops transmit
1708 * starting until the packet is loaded. Strike one for reliability, lose
1709 * one for latency - although on PCI this isnt a big loss. Older chips
1710 * have FIFO's smaller than a packet, so you can't do this.
1711 * Turn on BCR18:BurstRdEn and BCR18:BurstWrEn.
1715 a
->write_bcr(ioaddr
, 18, (a
->read_bcr(ioaddr
, 18) | 0x0860));
1716 a
->write_csr(ioaddr
, 80,
1717 (a
->read_csr(ioaddr
, 80) & 0x0C00) | 0x0c00);
1721 dev
= alloc_etherdev(sizeof(*lp
));
1723 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1724 printk(KERN_ERR PFX
"Memory allocation failed.\n");
1726 goto err_release_region
;
1730 SET_NETDEV_DEV(dev
, &pdev
->dev
);
1732 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1733 printk(KERN_INFO PFX
"%s at %#3lx,", chipname
, ioaddr
);
1735 /* In most chips, after a chip reset, the ethernet address is read from the
1736 * station address PROM at the base address and programmed into the
1737 * "Physical Address Registers" CSR12-14.
1738 * As a precautionary measure, we read the PROM values and complain if
1739 * they disagree with the CSRs. If they miscompare, and the PROM addr
1740 * is valid, then the PROM addr is used.
1742 for (i
= 0; i
< 3; i
++) {
1744 val
= a
->read_csr(ioaddr
, i
+ 12) & 0x0ffff;
1745 /* There may be endianness issues here. */
1746 dev
->dev_addr
[2 * i
] = val
& 0x0ff;
1747 dev
->dev_addr
[2 * i
+ 1] = (val
>> 8) & 0x0ff;
1750 /* read PROM address and compare with CSR address */
1751 for (i
= 0; i
< 6; i
++)
1752 promaddr
[i
] = inb(ioaddr
+ i
);
1754 if (memcmp(promaddr
, dev
->dev_addr
, 6) ||
1755 !is_valid_ether_addr(dev
->dev_addr
)) {
1756 if (is_valid_ether_addr(promaddr
)) {
1757 if (pcnet32_debug
& NETIF_MSG_PROBE
) {
1758 printk(" warning: CSR address invalid,\n");
1760 " using instead PROM address of");
1762 memcpy(dev
->dev_addr
, promaddr
, 6);
1765 memcpy(dev
->perm_addr
, dev
->dev_addr
, dev
->addr_len
);
1767 /* if the ethernet address is not valid, force to 00:00:00:00:00:00 */
1768 if (!is_valid_ether_addr(dev
->perm_addr
))
1769 memset(dev
->dev_addr
, 0, ETH_ALEN
);
1771 if (pcnet32_debug
& NETIF_MSG_PROBE
) {
1772 printk(" %pM", dev
->dev_addr
);
1774 /* Version 0x2623 and 0x2624 */
1775 if (((chip_version
+ 1) & 0xfffe) == 0x2624) {
1776 i
= a
->read_csr(ioaddr
, 80) & 0x0C00; /* Check tx_start_pt */
1777 printk(KERN_INFO
" tx_start_pt(0x%04x):", i
);
1780 printk(KERN_CONT
" 20 bytes,");
1783 printk(KERN_CONT
" 64 bytes,");
1786 printk(KERN_CONT
" 128 bytes,");
1789 printk(KERN_CONT
"~220 bytes,");
1792 i
= a
->read_bcr(ioaddr
, 18); /* Check Burst/Bus control */
1793 printk(KERN_CONT
" BCR18(%x):", i
& 0xffff);
1795 printk(KERN_CONT
"BurstWrEn ");
1797 printk(KERN_CONT
"BurstRdEn ");
1799 printk(KERN_CONT
"DWordIO ");
1801 printk(KERN_CONT
"NoUFlow ");
1802 i
= a
->read_bcr(ioaddr
, 25);
1803 printk(KERN_INFO
" SRAMSIZE=0x%04x,", i
<< 8);
1804 i
= a
->read_bcr(ioaddr
, 26);
1805 printk(KERN_CONT
" SRAM_BND=0x%04x,", i
<< 8);
1806 i
= a
->read_bcr(ioaddr
, 27);
1808 printk(KERN_CONT
"LowLatRx");
1812 dev
->base_addr
= ioaddr
;
1813 lp
= netdev_priv(dev
);
1814 /* pci_alloc_consistent returns page-aligned memory, so we do not have to check the alignment */
1815 if ((lp
->init_block
=
1816 pci_alloc_consistent(pdev
, sizeof(*lp
->init_block
), &lp
->init_dma_addr
)) == NULL
) {
1817 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1819 "Consistent memory allocation failed.\n");
1821 goto err_free_netdev
;
1827 spin_lock_init(&lp
->lock
);
1829 lp
->name
= chipname
;
1830 lp
->shared_irq
= shared
;
1831 lp
->tx_ring_size
= TX_RING_SIZE
; /* default tx ring size */
1832 lp
->rx_ring_size
= RX_RING_SIZE
; /* default rx ring size */
1833 lp
->tx_mod_mask
= lp
->tx_ring_size
- 1;
1834 lp
->rx_mod_mask
= lp
->rx_ring_size
- 1;
1835 lp
->tx_len_bits
= (PCNET32_LOG_TX_BUFFERS
<< 12);
1836 lp
->rx_len_bits
= (PCNET32_LOG_RX_BUFFERS
<< 4);
1837 lp
->mii_if
.full_duplex
= fdx
;
1838 lp
->mii_if
.phy_id_mask
= 0x1f;
1839 lp
->mii_if
.reg_num_mask
= 0x1f;
1840 lp
->dxsuflo
= dxsuflo
;
1842 lp
->chip_version
= chip_version
;
1843 lp
->msg_enable
= pcnet32_debug
;
1844 if ((cards_found
>= MAX_UNITS
) ||
1845 (options
[cards_found
] >= sizeof(options_mapping
)))
1846 lp
->options
= PCNET32_PORT_ASEL
;
1848 lp
->options
= options_mapping
[options
[cards_found
]];
1849 lp
->mii_if
.dev
= dev
;
1850 lp
->mii_if
.mdio_read
= mdio_read
;
1851 lp
->mii_if
.mdio_write
= mdio_write
;
1853 /* napi.weight is used in both the napi and non-napi cases */
1854 lp
->napi
.weight
= lp
->rx_ring_size
/ 2;
1856 netif_napi_add(dev
, &lp
->napi
, pcnet32_poll
, lp
->rx_ring_size
/ 2);
1858 if (fdx
&& !(lp
->options
& PCNET32_PORT_ASEL
) &&
1859 ((cards_found
>= MAX_UNITS
) || full_duplex
[cards_found
]))
1860 lp
->options
|= PCNET32_PORT_FD
;
1864 /* prior to register_netdev, dev->name is not yet correct */
1865 if (pcnet32_alloc_ring(dev
, pci_name(lp
->pci_dev
))) {
1869 /* detect special T1/E1 WAN card by checking for MAC address */
1870 if (dev
->dev_addr
[0] == 0x00 && dev
->dev_addr
[1] == 0xe0 &&
1871 dev
->dev_addr
[2] == 0x75)
1872 lp
->options
= PCNET32_PORT_FD
| PCNET32_PORT_GPSI
;
1874 lp
->init_block
->mode
= cpu_to_le16(0x0003); /* Disable Rx and Tx. */
1875 lp
->init_block
->tlen_rlen
=
1876 cpu_to_le16(lp
->tx_len_bits
| lp
->rx_len_bits
);
1877 for (i
= 0; i
< 6; i
++)
1878 lp
->init_block
->phys_addr
[i
] = dev
->dev_addr
[i
];
1879 lp
->init_block
->filter
[0] = 0x00000000;
1880 lp
->init_block
->filter
[1] = 0x00000000;
1881 lp
->init_block
->rx_ring
= cpu_to_le32(lp
->rx_ring_dma_addr
);
1882 lp
->init_block
->tx_ring
= cpu_to_le32(lp
->tx_ring_dma_addr
);
1884 /* switch pcnet32 to 32bit mode */
1885 a
->write_bcr(ioaddr
, 20, 2);
1887 a
->write_csr(ioaddr
, 1, (lp
->init_dma_addr
& 0xffff));
1888 a
->write_csr(ioaddr
, 2, (lp
->init_dma_addr
>> 16));
1890 if (pdev
) { /* use the IRQ provided by PCI */
1891 dev
->irq
= pdev
->irq
;
1892 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1893 printk(" assigned IRQ %d.\n", dev
->irq
);
1895 unsigned long irq_mask
= probe_irq_on();
1898 * To auto-IRQ we enable the initialization-done and DMA error
1899 * interrupts. For ISA boards we get a DMA error, but VLB and PCI
1902 /* Trigger an initialization just for the interrupt. */
1903 a
->write_csr(ioaddr
, CSR0
, CSR0_INTEN
| CSR0_INIT
);
1906 dev
->irq
= probe_irq_off(irq_mask
);
1908 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1909 printk(", failed to detect IRQ line.\n");
1913 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1914 printk(", probed IRQ %d.\n", dev
->irq
);
1917 /* Set the mii phy_id so that we can query the link state */
1919 /* lp->phycount and lp->phymask are set to 0 by memset above */
1921 lp
->mii_if
.phy_id
= ((lp
->a
.read_bcr(ioaddr
, 33)) >> 5) & 0x1f;
1923 for (i
= 0; i
< PCNET32_MAX_PHYS
; i
++) {
1924 unsigned short id1
, id2
;
1926 id1
= mdio_read(dev
, i
, MII_PHYSID1
);
1929 id2
= mdio_read(dev
, i
, MII_PHYSID2
);
1932 if (i
== 31 && ((chip_version
+ 1) & 0xfffe) == 0x2624)
1933 continue; /* 79C971 & 79C972 have phantom phy at id 31 */
1935 lp
->phymask
|= (1 << i
);
1936 lp
->mii_if
.phy_id
= i
;
1937 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1938 printk(KERN_INFO PFX
1939 "Found PHY %04x:%04x at address %d.\n",
1942 lp
->a
.write_bcr(ioaddr
, 33, (lp
->mii_if
.phy_id
) << 5);
1943 if (lp
->phycount
> 1) {
1944 lp
->options
|= PCNET32_PORT_MII
;
1948 init_timer(&lp
->watchdog_timer
);
1949 lp
->watchdog_timer
.data
= (unsigned long)dev
;
1950 lp
->watchdog_timer
.function
= (void *)&pcnet32_watchdog
;
1952 /* The PCNET32-specific entries in the device structure. */
1953 dev
->netdev_ops
= &pcnet32_netdev_ops
;
1954 dev
->ethtool_ops
= &pcnet32_ethtool_ops
;
1955 dev
->watchdog_timeo
= (5 * HZ
);
1957 /* Fill in the generic fields of the device structure. */
1958 if (register_netdev(dev
))
1962 pci_set_drvdata(pdev
, dev
);
1964 lp
->next
= pcnet32_dev
;
1968 if (pcnet32_debug
& NETIF_MSG_PROBE
)
1969 printk(KERN_INFO
"%s: registered as %s\n", dev
->name
, lp
->name
);
1972 /* enable LED writes */
1973 a
->write_bcr(ioaddr
, 2, a
->read_bcr(ioaddr
, 2) | 0x1000);
1978 pcnet32_free_ring(dev
);
1979 pci_free_consistent(lp
->pci_dev
, sizeof(*lp
->init_block
),
1980 lp
->init_block
, lp
->init_dma_addr
);
1984 release_region(ioaddr
, PCNET32_TOTAL_SIZE
);
1988 /* if any allocation fails, caller must also call pcnet32_free_ring */
1989 static int pcnet32_alloc_ring(struct net_device
*dev
, const char *name
)
1991 struct pcnet32_private
*lp
= netdev_priv(dev
);
1993 lp
->tx_ring
= pci_alloc_consistent(lp
->pci_dev
,
1994 sizeof(struct pcnet32_tx_head
) *
1996 &lp
->tx_ring_dma_addr
);
1997 if (lp
->tx_ring
== NULL
) {
1998 if (netif_msg_drv(lp
))
2000 "%s: Consistent memory allocation failed.\n",
2005 lp
->rx_ring
= pci_alloc_consistent(lp
->pci_dev
,
2006 sizeof(struct pcnet32_rx_head
) *
2008 &lp
->rx_ring_dma_addr
);
2009 if (lp
->rx_ring
== NULL
) {
2010 if (netif_msg_drv(lp
))
2012 "%s: Consistent memory allocation failed.\n",
2017 lp
->tx_dma_addr
= kcalloc(lp
->tx_ring_size
, sizeof(dma_addr_t
),
2019 if (!lp
->tx_dma_addr
) {
2020 if (netif_msg_drv(lp
))
2022 "%s: Memory allocation failed.\n", name
);
2026 lp
->rx_dma_addr
= kcalloc(lp
->rx_ring_size
, sizeof(dma_addr_t
),
2028 if (!lp
->rx_dma_addr
) {
2029 if (netif_msg_drv(lp
))
2031 "%s: Memory allocation failed.\n", name
);
2035 lp
->tx_skbuff
= kcalloc(lp
->tx_ring_size
, sizeof(struct sk_buff
*),
2037 if (!lp
->tx_skbuff
) {
2038 if (netif_msg_drv(lp
))
2040 "%s: Memory allocation failed.\n", name
);
2044 lp
->rx_skbuff
= kcalloc(lp
->rx_ring_size
, sizeof(struct sk_buff
*),
2046 if (!lp
->rx_skbuff
) {
2047 if (netif_msg_drv(lp
))
2049 "%s: Memory allocation failed.\n", name
);
2056 static void pcnet32_free_ring(struct net_device
*dev
)
2058 struct pcnet32_private
*lp
= netdev_priv(dev
);
2060 kfree(lp
->tx_skbuff
);
2061 lp
->tx_skbuff
= NULL
;
2063 kfree(lp
->rx_skbuff
);
2064 lp
->rx_skbuff
= NULL
;
2066 kfree(lp
->tx_dma_addr
);
2067 lp
->tx_dma_addr
= NULL
;
2069 kfree(lp
->rx_dma_addr
);
2070 lp
->rx_dma_addr
= NULL
;
2073 pci_free_consistent(lp
->pci_dev
,
2074 sizeof(struct pcnet32_tx_head
) *
2075 lp
->tx_ring_size
, lp
->tx_ring
,
2076 lp
->tx_ring_dma_addr
);
2081 pci_free_consistent(lp
->pci_dev
,
2082 sizeof(struct pcnet32_rx_head
) *
2083 lp
->rx_ring_size
, lp
->rx_ring
,
2084 lp
->rx_ring_dma_addr
);
2089 static int pcnet32_open(struct net_device
*dev
)
2091 struct pcnet32_private
*lp
= netdev_priv(dev
);
2092 struct pci_dev
*pdev
= lp
->pci_dev
;
2093 unsigned long ioaddr
= dev
->base_addr
;
2097 unsigned long flags
;
2099 if (request_irq(dev
->irq
, pcnet32_interrupt
,
2100 lp
->shared_irq
? IRQF_SHARED
: 0, dev
->name
,
2105 spin_lock_irqsave(&lp
->lock
, flags
);
2106 /* Check for a valid station address */
2107 if (!is_valid_ether_addr(dev
->dev_addr
)) {
2112 /* Reset the PCNET32 */
2113 lp
->a
.reset(ioaddr
);
2115 /* switch pcnet32 to 32bit mode */
2116 lp
->a
.write_bcr(ioaddr
, 20, 2);
2118 if (netif_msg_ifup(lp
))
2120 "%s: pcnet32_open() irq %d tx/rx rings %#x/%#x init %#x.\n",
2121 dev
->name
, dev
->irq
, (u32
) (lp
->tx_ring_dma_addr
),
2122 (u32
) (lp
->rx_ring_dma_addr
),
2123 (u32
) (lp
->init_dma_addr
));
2125 /* set/reset autoselect bit */
2126 val
= lp
->a
.read_bcr(ioaddr
, 2) & ~2;
2127 if (lp
->options
& PCNET32_PORT_ASEL
)
2129 lp
->a
.write_bcr(ioaddr
, 2, val
);
2131 /* handle full duplex setting */
2132 if (lp
->mii_if
.full_duplex
) {
2133 val
= lp
->a
.read_bcr(ioaddr
, 9) & ~3;
2134 if (lp
->options
& PCNET32_PORT_FD
) {
2136 if (lp
->options
== (PCNET32_PORT_FD
| PCNET32_PORT_AUI
))
2138 } else if (lp
->options
& PCNET32_PORT_ASEL
) {
2139 /* workaround of xSeries250, turn on for 79C975 only */
2140 if (lp
->chip_version
== 0x2627)
2143 lp
->a
.write_bcr(ioaddr
, 9, val
);
2146 /* set/reset GPSI bit in test register */
2147 val
= lp
->a
.read_csr(ioaddr
, 124) & ~0x10;
2148 if ((lp
->options
& PCNET32_PORT_PORTSEL
) == PCNET32_PORT_GPSI
)
2150 lp
->a
.write_csr(ioaddr
, 124, val
);
2152 /* Allied Telesyn AT 2700/2701 FX are 100Mbit only and do not negotiate */
2153 if (pdev
&& pdev
->subsystem_vendor
== PCI_VENDOR_ID_AT
&&
2154 (pdev
->subsystem_device
== PCI_SUBDEVICE_ID_AT_2700FX
||
2155 pdev
->subsystem_device
== PCI_SUBDEVICE_ID_AT_2701FX
)) {
2156 if (lp
->options
& PCNET32_PORT_ASEL
) {
2157 lp
->options
= PCNET32_PORT_FD
| PCNET32_PORT_100
;
2158 if (netif_msg_link(lp
))
2160 "%s: Setting 100Mb-Full Duplex.\n",
2164 if (lp
->phycount
< 2) {
2166 * 24 Jun 2004 according AMD, in order to change the PHY,
2167 * DANAS (or DISPM for 79C976) must be set; then select the speed,
2168 * duplex, and/or enable auto negotiation, and clear DANAS
2170 if (lp
->mii
&& !(lp
->options
& PCNET32_PORT_ASEL
)) {
2171 lp
->a
.write_bcr(ioaddr
, 32,
2172 lp
->a
.read_bcr(ioaddr
, 32) | 0x0080);
2173 /* disable Auto Negotiation, set 10Mpbs, HD */
2174 val
= lp
->a
.read_bcr(ioaddr
, 32) & ~0xb8;
2175 if (lp
->options
& PCNET32_PORT_FD
)
2177 if (lp
->options
& PCNET32_PORT_100
)
2179 lp
->a
.write_bcr(ioaddr
, 32, val
);
2181 if (lp
->options
& PCNET32_PORT_ASEL
) {
2182 lp
->a
.write_bcr(ioaddr
, 32,
2183 lp
->a
.read_bcr(ioaddr
,
2185 /* enable auto negotiate, setup, disable fd */
2186 val
= lp
->a
.read_bcr(ioaddr
, 32) & ~0x98;
2188 lp
->a
.write_bcr(ioaddr
, 32, val
);
2195 struct ethtool_cmd ecmd
;
2198 * There is really no good other way to handle multiple PHYs
2199 * other than turning off all automatics
2201 val
= lp
->a
.read_bcr(ioaddr
, 2);
2202 lp
->a
.write_bcr(ioaddr
, 2, val
& ~2);
2203 val
= lp
->a
.read_bcr(ioaddr
, 32);
2204 lp
->a
.write_bcr(ioaddr
, 32, val
& ~(1 << 7)); /* stop MII manager */
2206 if (!(lp
->options
& PCNET32_PORT_ASEL
)) {
2208 ecmd
.port
= PORT_MII
;
2209 ecmd
.transceiver
= XCVR_INTERNAL
;
2210 ecmd
.autoneg
= AUTONEG_DISABLE
;
2213 options
& PCNET32_PORT_100
? SPEED_100
: SPEED_10
;
2214 bcr9
= lp
->a
.read_bcr(ioaddr
, 9);
2216 if (lp
->options
& PCNET32_PORT_FD
) {
2217 ecmd
.duplex
= DUPLEX_FULL
;
2220 ecmd
.duplex
= DUPLEX_HALF
;
2223 lp
->a
.write_bcr(ioaddr
, 9, bcr9
);
2226 for (i
= 0; i
< PCNET32_MAX_PHYS
; i
++) {
2227 if (lp
->phymask
& (1 << i
)) {
2228 /* isolate all but the first PHY */
2229 bmcr
= mdio_read(dev
, i
, MII_BMCR
);
2230 if (first_phy
== -1) {
2232 mdio_write(dev
, i
, MII_BMCR
,
2233 bmcr
& ~BMCR_ISOLATE
);
2235 mdio_write(dev
, i
, MII_BMCR
,
2236 bmcr
| BMCR_ISOLATE
);
2238 /* use mii_ethtool_sset to setup PHY */
2239 lp
->mii_if
.phy_id
= i
;
2240 ecmd
.phy_address
= i
;
2241 if (lp
->options
& PCNET32_PORT_ASEL
) {
2242 mii_ethtool_gset(&lp
->mii_if
, &ecmd
);
2243 ecmd
.autoneg
= AUTONEG_ENABLE
;
2245 mii_ethtool_sset(&lp
->mii_if
, &ecmd
);
2248 lp
->mii_if
.phy_id
= first_phy
;
2249 if (netif_msg_link(lp
))
2250 printk(KERN_INFO
"%s: Using PHY number %d.\n",
2251 dev
->name
, first_phy
);
2255 if (lp
->dxsuflo
) { /* Disable transmit stop on underflow */
2256 val
= lp
->a
.read_csr(ioaddr
, CSR3
);
2258 lp
->a
.write_csr(ioaddr
, CSR3
, val
);
2262 lp
->init_block
->mode
=
2263 cpu_to_le16((lp
->options
& PCNET32_PORT_PORTSEL
) << 7);
2264 pcnet32_load_multicast(dev
);
2266 if (pcnet32_init_ring(dev
)) {
2271 napi_enable(&lp
->napi
);
2273 /* Re-initialize the PCNET32, and start it when done. */
2274 lp
->a
.write_csr(ioaddr
, 1, (lp
->init_dma_addr
& 0xffff));
2275 lp
->a
.write_csr(ioaddr
, 2, (lp
->init_dma_addr
>> 16));
2277 lp
->a
.write_csr(ioaddr
, CSR4
, 0x0915); /* auto tx pad */
2278 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_INIT
);
2280 netif_start_queue(dev
);
2282 if (lp
->chip_version
>= PCNET32_79C970A
) {
2283 /* Print the link status and start the watchdog */
2284 pcnet32_check_media(dev
, 1);
2285 mod_timer(&lp
->watchdog_timer
, PCNET32_WATCHDOG_TIMEOUT
);
2290 if (lp
->a
.read_csr(ioaddr
, CSR0
) & CSR0_IDON
)
2293 * We used to clear the InitDone bit, 0x0100, here but Mark Stockton
2294 * reports that doing so triggers a bug in the '974.
2296 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_NORMAL
);
2298 if (netif_msg_ifup(lp
))
2300 "%s: pcnet32 open after %d ticks, init block %#x csr0 %4.4x.\n",
2302 (u32
) (lp
->init_dma_addr
),
2303 lp
->a
.read_csr(ioaddr
, CSR0
));
2305 spin_unlock_irqrestore(&lp
->lock
, flags
);
2307 return 0; /* Always succeed */
2310 /* free any allocated skbuffs */
2311 pcnet32_purge_rx_ring(dev
);
2314 * Switch back to 16bit mode to avoid problems with dumb
2315 * DOS packet driver after a warm reboot
2317 lp
->a
.write_bcr(ioaddr
, 20, 4);
2320 spin_unlock_irqrestore(&lp
->lock
, flags
);
2321 free_irq(dev
->irq
, dev
);
2326 * The LANCE has been halted for one reason or another (busmaster memory
2327 * arbitration error, Tx FIFO underflow, driver stopped it to reconfigure,
2328 * etc.). Modern LANCE variants always reload their ring-buffer
2329 * configuration when restarted, so we must reinitialize our ring
2330 * context before restarting. As part of this reinitialization,
2331 * find all packets still on the Tx ring and pretend that they had been
2332 * sent (in effect, drop the packets on the floor) - the higher-level
2333 * protocols will time out and retransmit. It'd be better to shuffle
2334 * these skbs to a temp list and then actually re-Tx them after
2335 * restarting the chip, but I'm too lazy to do so right now. dplatt@3do.com
2338 static void pcnet32_purge_tx_ring(struct net_device
*dev
)
2340 struct pcnet32_private
*lp
= netdev_priv(dev
);
2343 for (i
= 0; i
< lp
->tx_ring_size
; i
++) {
2344 lp
->tx_ring
[i
].status
= 0; /* CPU owns buffer */
2345 wmb(); /* Make sure adapter sees owner change */
2346 if (lp
->tx_skbuff
[i
]) {
2347 pci_unmap_single(lp
->pci_dev
, lp
->tx_dma_addr
[i
],
2348 lp
->tx_skbuff
[i
]->len
,
2350 dev_kfree_skb_any(lp
->tx_skbuff
[i
]);
2352 lp
->tx_skbuff
[i
] = NULL
;
2353 lp
->tx_dma_addr
[i
] = 0;
2357 /* Initialize the PCNET32 Rx and Tx rings. */
2358 static int pcnet32_init_ring(struct net_device
*dev
)
2360 struct pcnet32_private
*lp
= netdev_priv(dev
);
2364 lp
->cur_rx
= lp
->cur_tx
= 0;
2365 lp
->dirty_rx
= lp
->dirty_tx
= 0;
2367 for (i
= 0; i
< lp
->rx_ring_size
; i
++) {
2368 struct sk_buff
*rx_skbuff
= lp
->rx_skbuff
[i
];
2369 if (rx_skbuff
== NULL
) {
2371 (rx_skbuff
= lp
->rx_skbuff
[i
] =
2372 dev_alloc_skb(PKT_BUF_SKB
))) {
2373 /* there is not much, we can do at this point */
2374 if (netif_msg_drv(lp
))
2376 "%s: pcnet32_init_ring dev_alloc_skb failed.\n",
2380 skb_reserve(rx_skbuff
, NET_IP_ALIGN
);
2384 if (lp
->rx_dma_addr
[i
] == 0)
2385 lp
->rx_dma_addr
[i
] =
2386 pci_map_single(lp
->pci_dev
, rx_skbuff
->data
,
2387 PKT_BUF_SIZE
, PCI_DMA_FROMDEVICE
);
2388 lp
->rx_ring
[i
].base
= cpu_to_le32(lp
->rx_dma_addr
[i
]);
2389 lp
->rx_ring
[i
].buf_length
= cpu_to_le16(NEG_BUF_SIZE
);
2390 wmb(); /* Make sure owner changes after all others are visible */
2391 lp
->rx_ring
[i
].status
= cpu_to_le16(0x8000);
2393 /* The Tx buffer address is filled in as needed, but we do need to clear
2394 * the upper ownership bit. */
2395 for (i
= 0; i
< lp
->tx_ring_size
; i
++) {
2396 lp
->tx_ring
[i
].status
= 0; /* CPU owns buffer */
2397 wmb(); /* Make sure adapter sees owner change */
2398 lp
->tx_ring
[i
].base
= 0;
2399 lp
->tx_dma_addr
[i
] = 0;
2402 lp
->init_block
->tlen_rlen
=
2403 cpu_to_le16(lp
->tx_len_bits
| lp
->rx_len_bits
);
2404 for (i
= 0; i
< 6; i
++)
2405 lp
->init_block
->phys_addr
[i
] = dev
->dev_addr
[i
];
2406 lp
->init_block
->rx_ring
= cpu_to_le32(lp
->rx_ring_dma_addr
);
2407 lp
->init_block
->tx_ring
= cpu_to_le32(lp
->tx_ring_dma_addr
);
2408 wmb(); /* Make sure all changes are visible */
2412 /* the pcnet32 has been issued a stop or reset. Wait for the stop bit
2413 * then flush the pending transmit operations, re-initialize the ring,
2414 * and tell the chip to initialize.
2416 static void pcnet32_restart(struct net_device
*dev
, unsigned int csr0_bits
)
2418 struct pcnet32_private
*lp
= netdev_priv(dev
);
2419 unsigned long ioaddr
= dev
->base_addr
;
2423 for (i
= 0; i
< 100; i
++)
2424 if (lp
->a
.read_csr(ioaddr
, CSR0
) & CSR0_STOP
)
2427 if (i
>= 100 && netif_msg_drv(lp
))
2429 "%s: pcnet32_restart timed out waiting for stop.\n",
2432 pcnet32_purge_tx_ring(dev
);
2433 if (pcnet32_init_ring(dev
))
2437 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_INIT
);
2440 if (lp
->a
.read_csr(ioaddr
, CSR0
) & CSR0_IDON
)
2443 lp
->a
.write_csr(ioaddr
, CSR0
, csr0_bits
);
2446 static void pcnet32_tx_timeout(struct net_device
*dev
)
2448 struct pcnet32_private
*lp
= netdev_priv(dev
);
2449 unsigned long ioaddr
= dev
->base_addr
, flags
;
2451 spin_lock_irqsave(&lp
->lock
, flags
);
2452 /* Transmitter timeout, serious problems. */
2453 if (pcnet32_debug
& NETIF_MSG_DRV
)
2455 "%s: transmit timed out, status %4.4x, resetting.\n",
2456 dev
->name
, lp
->a
.read_csr(ioaddr
, CSR0
));
2457 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
);
2458 dev
->stats
.tx_errors
++;
2459 if (netif_msg_tx_err(lp
)) {
2462 " Ring data dump: dirty_tx %d cur_tx %d%s cur_rx %d.",
2463 lp
->dirty_tx
, lp
->cur_tx
, lp
->tx_full
? " (full)" : "",
2465 for (i
= 0; i
< lp
->rx_ring_size
; i
++)
2466 printk("%s %08x %04x %08x %04x", i
& 1 ? "" : "\n ",
2467 le32_to_cpu(lp
->rx_ring
[i
].base
),
2468 (-le16_to_cpu(lp
->rx_ring
[i
].buf_length
)) &
2469 0xffff, le32_to_cpu(lp
->rx_ring
[i
].msg_length
),
2470 le16_to_cpu(lp
->rx_ring
[i
].status
));
2471 for (i
= 0; i
< lp
->tx_ring_size
; i
++)
2472 printk("%s %08x %04x %08x %04x", i
& 1 ? "" : "\n ",
2473 le32_to_cpu(lp
->tx_ring
[i
].base
),
2474 (-le16_to_cpu(lp
->tx_ring
[i
].length
)) & 0xffff,
2475 le32_to_cpu(lp
->tx_ring
[i
].misc
),
2476 le16_to_cpu(lp
->tx_ring
[i
].status
));
2479 pcnet32_restart(dev
, CSR0_NORMAL
);
2481 dev
->trans_start
= jiffies
;
2482 netif_wake_queue(dev
);
2484 spin_unlock_irqrestore(&lp
->lock
, flags
);
2487 static netdev_tx_t
pcnet32_start_xmit(struct sk_buff
*skb
,
2488 struct net_device
*dev
)
2490 struct pcnet32_private
*lp
= netdev_priv(dev
);
2491 unsigned long ioaddr
= dev
->base_addr
;
2494 unsigned long flags
;
2496 spin_lock_irqsave(&lp
->lock
, flags
);
2498 if (netif_msg_tx_queued(lp
)) {
2500 "%s: pcnet32_start_xmit() called, csr0 %4.4x.\n",
2501 dev
->name
, lp
->a
.read_csr(ioaddr
, CSR0
));
2504 /* Default status -- will not enable Successful-TxDone
2505 * interrupt when that option is available to us.
2509 /* Fill in a Tx ring entry */
2511 /* Mask to ring buffer boundary. */
2512 entry
= lp
->cur_tx
& lp
->tx_mod_mask
;
2514 /* Caution: the write order is important here, set the status
2515 * with the "ownership" bits last. */
2517 lp
->tx_ring
[entry
].length
= cpu_to_le16(-skb
->len
);
2519 lp
->tx_ring
[entry
].misc
= 0x00000000;
2521 lp
->tx_skbuff
[entry
] = skb
;
2522 lp
->tx_dma_addr
[entry
] =
2523 pci_map_single(lp
->pci_dev
, skb
->data
, skb
->len
, PCI_DMA_TODEVICE
);
2524 lp
->tx_ring
[entry
].base
= cpu_to_le32(lp
->tx_dma_addr
[entry
]);
2525 wmb(); /* Make sure owner changes after all others are visible */
2526 lp
->tx_ring
[entry
].status
= cpu_to_le16(status
);
2529 dev
->stats
.tx_bytes
+= skb
->len
;
2531 /* Trigger an immediate send poll. */
2532 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_INTEN
| CSR0_TXPOLL
);
2534 dev
->trans_start
= jiffies
;
2536 if (lp
->tx_ring
[(entry
+ 1) & lp
->tx_mod_mask
].base
!= 0) {
2538 netif_stop_queue(dev
);
2540 spin_unlock_irqrestore(&lp
->lock
, flags
);
2541 return NETDEV_TX_OK
;
2544 /* The PCNET32 interrupt handler. */
2546 pcnet32_interrupt(int irq
, void *dev_id
)
2548 struct net_device
*dev
= dev_id
;
2549 struct pcnet32_private
*lp
;
2550 unsigned long ioaddr
;
2552 int boguscnt
= max_interrupt_work
;
2554 ioaddr
= dev
->base_addr
;
2555 lp
= netdev_priv(dev
);
2557 spin_lock(&lp
->lock
);
2559 csr0
= lp
->a
.read_csr(ioaddr
, CSR0
);
2560 while ((csr0
& 0x8f00) && --boguscnt
>= 0) {
2561 if (csr0
== 0xffff) {
2562 break; /* PCMCIA remove happened */
2564 /* Acknowledge all of the current interrupt sources ASAP. */
2565 lp
->a
.write_csr(ioaddr
, CSR0
, csr0
& ~0x004f);
2567 if (netif_msg_intr(lp
))
2569 "%s: interrupt csr0=%#2.2x new csr=%#2.2x.\n",
2570 dev
->name
, csr0
, lp
->a
.read_csr(ioaddr
, CSR0
));
2572 /* Log misc errors. */
2574 dev
->stats
.tx_errors
++; /* Tx babble. */
2575 if (csr0
& 0x1000) {
2577 * This happens when our receive ring is full. This
2578 * shouldn't be a problem as we will see normal rx
2579 * interrupts for the frames in the receive ring. But
2580 * there are some PCI chipsets (I can reproduce this
2581 * on SP3G with Intel saturn chipset) which have
2582 * sometimes problems and will fill up the receive
2583 * ring with error descriptors. In this situation we
2584 * don't get a rx interrupt, but a missed frame
2585 * interrupt sooner or later.
2587 dev
->stats
.rx_errors
++; /* Missed a Rx frame. */
2589 if (csr0
& 0x0800) {
2590 if (netif_msg_drv(lp
))
2592 "%s: Bus master arbitration failure, status %4.4x.\n",
2594 /* unlike for the lance, there is no restart needed */
2596 if (napi_schedule_prep(&lp
->napi
)) {
2598 /* set interrupt masks */
2599 val
= lp
->a
.read_csr(ioaddr
, CSR3
);
2601 lp
->a
.write_csr(ioaddr
, CSR3
, val
);
2603 __napi_schedule(&lp
->napi
);
2606 csr0
= lp
->a
.read_csr(ioaddr
, CSR0
);
2609 if (netif_msg_intr(lp
))
2610 printk(KERN_DEBUG
"%s: exiting interrupt, csr0=%#4.4x.\n",
2611 dev
->name
, lp
->a
.read_csr(ioaddr
, CSR0
));
2613 spin_unlock(&lp
->lock
);
2618 static int pcnet32_close(struct net_device
*dev
)
2620 unsigned long ioaddr
= dev
->base_addr
;
2621 struct pcnet32_private
*lp
= netdev_priv(dev
);
2622 unsigned long flags
;
2624 del_timer_sync(&lp
->watchdog_timer
);
2626 netif_stop_queue(dev
);
2627 napi_disable(&lp
->napi
);
2629 spin_lock_irqsave(&lp
->lock
, flags
);
2631 dev
->stats
.rx_missed_errors
= lp
->a
.read_csr(ioaddr
, 112);
2633 if (netif_msg_ifdown(lp
))
2635 "%s: Shutting down ethercard, status was %2.2x.\n",
2636 dev
->name
, lp
->a
.read_csr(ioaddr
, CSR0
));
2638 /* We stop the PCNET32 here -- it occasionally polls memory if we don't. */
2639 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
);
2642 * Switch back to 16bit mode to avoid problems with dumb
2643 * DOS packet driver after a warm reboot
2645 lp
->a
.write_bcr(ioaddr
, 20, 4);
2647 spin_unlock_irqrestore(&lp
->lock
, flags
);
2649 free_irq(dev
->irq
, dev
);
2651 spin_lock_irqsave(&lp
->lock
, flags
);
2653 pcnet32_purge_rx_ring(dev
);
2654 pcnet32_purge_tx_ring(dev
);
2656 spin_unlock_irqrestore(&lp
->lock
, flags
);
2661 static struct net_device_stats
*pcnet32_get_stats(struct net_device
*dev
)
2663 struct pcnet32_private
*lp
= netdev_priv(dev
);
2664 unsigned long ioaddr
= dev
->base_addr
;
2665 unsigned long flags
;
2667 spin_lock_irqsave(&lp
->lock
, flags
);
2668 dev
->stats
.rx_missed_errors
= lp
->a
.read_csr(ioaddr
, 112);
2669 spin_unlock_irqrestore(&lp
->lock
, flags
);
2674 /* taken from the sunlance driver, which it took from the depca driver */
2675 static void pcnet32_load_multicast(struct net_device
*dev
)
2677 struct pcnet32_private
*lp
= netdev_priv(dev
);
2678 volatile struct pcnet32_init_block
*ib
= lp
->init_block
;
2679 volatile __le16
*mcast_table
= (__le16
*)ib
->filter
;
2680 struct dev_mc_list
*dmi
= dev
->mc_list
;
2681 unsigned long ioaddr
= dev
->base_addr
;
2686 /* set all multicast bits */
2687 if (dev
->flags
& IFF_ALLMULTI
) {
2688 ib
->filter
[0] = cpu_to_le32(~0U);
2689 ib
->filter
[1] = cpu_to_le32(~0U);
2690 lp
->a
.write_csr(ioaddr
, PCNET32_MC_FILTER
, 0xffff);
2691 lp
->a
.write_csr(ioaddr
, PCNET32_MC_FILTER
+1, 0xffff);
2692 lp
->a
.write_csr(ioaddr
, PCNET32_MC_FILTER
+2, 0xffff);
2693 lp
->a
.write_csr(ioaddr
, PCNET32_MC_FILTER
+3, 0xffff);
2696 /* clear the multicast filter */
2701 for (i
= 0; i
< dev
->mc_count
; i
++) {
2702 addrs
= dmi
->dmi_addr
;
2705 /* multicast address? */
2709 crc
= ether_crc_le(6, addrs
);
2711 mcast_table
[crc
>> 4] |= cpu_to_le16(1 << (crc
& 0xf));
2713 for (i
= 0; i
< 4; i
++)
2714 lp
->a
.write_csr(ioaddr
, PCNET32_MC_FILTER
+ i
,
2715 le16_to_cpu(mcast_table
[i
]));
2720 * Set or clear the multicast filter for this adaptor.
2722 static void pcnet32_set_multicast_list(struct net_device
*dev
)
2724 unsigned long ioaddr
= dev
->base_addr
, flags
;
2725 struct pcnet32_private
*lp
= netdev_priv(dev
);
2726 int csr15
, suspended
;
2728 spin_lock_irqsave(&lp
->lock
, flags
);
2729 suspended
= pcnet32_suspend(dev
, &flags
, 0);
2730 csr15
= lp
->a
.read_csr(ioaddr
, CSR15
);
2731 if (dev
->flags
& IFF_PROMISC
) {
2732 /* Log any net taps. */
2733 if (netif_msg_hw(lp
))
2734 printk(KERN_INFO
"%s: Promiscuous mode enabled.\n",
2736 lp
->init_block
->mode
=
2737 cpu_to_le16(0x8000 | (lp
->options
& PCNET32_PORT_PORTSEL
) <<
2739 lp
->a
.write_csr(ioaddr
, CSR15
, csr15
| 0x8000);
2741 lp
->init_block
->mode
=
2742 cpu_to_le16((lp
->options
& PCNET32_PORT_PORTSEL
) << 7);
2743 lp
->a
.write_csr(ioaddr
, CSR15
, csr15
& 0x7fff);
2744 pcnet32_load_multicast(dev
);
2749 /* clear SUSPEND (SPND) - CSR5 bit 0 */
2750 csr5
= lp
->a
.read_csr(ioaddr
, CSR5
);
2751 lp
->a
.write_csr(ioaddr
, CSR5
, csr5
& (~CSR5_SUSPEND
));
2753 lp
->a
.write_csr(ioaddr
, CSR0
, CSR0_STOP
);
2754 pcnet32_restart(dev
, CSR0_NORMAL
);
2755 netif_wake_queue(dev
);
2758 spin_unlock_irqrestore(&lp
->lock
, flags
);
2761 /* This routine assumes that the lp->lock is held */
2762 static int mdio_read(struct net_device
*dev
, int phy_id
, int reg_num
)
2764 struct pcnet32_private
*lp
= netdev_priv(dev
);
2765 unsigned long ioaddr
= dev
->base_addr
;
2771 lp
->a
.write_bcr(ioaddr
, 33, ((phy_id
& 0x1f) << 5) | (reg_num
& 0x1f));
2772 val_out
= lp
->a
.read_bcr(ioaddr
, 34);
2777 /* This routine assumes that the lp->lock is held */
2778 static void mdio_write(struct net_device
*dev
, int phy_id
, int reg_num
, int val
)
2780 struct pcnet32_private
*lp
= netdev_priv(dev
);
2781 unsigned long ioaddr
= dev
->base_addr
;
2786 lp
->a
.write_bcr(ioaddr
, 33, ((phy_id
& 0x1f) << 5) | (reg_num
& 0x1f));
2787 lp
->a
.write_bcr(ioaddr
, 34, val
);
2790 static int pcnet32_ioctl(struct net_device
*dev
, struct ifreq
*rq
, int cmd
)
2792 struct pcnet32_private
*lp
= netdev_priv(dev
);
2794 unsigned long flags
;
2796 /* SIOC[GS]MIIxxx ioctls */
2798 spin_lock_irqsave(&lp
->lock
, flags
);
2799 rc
= generic_mii_ioctl(&lp
->mii_if
, if_mii(rq
), cmd
, NULL
);
2800 spin_unlock_irqrestore(&lp
->lock
, flags
);
2808 static int pcnet32_check_otherphy(struct net_device
*dev
)
2810 struct pcnet32_private
*lp
= netdev_priv(dev
);
2811 struct mii_if_info mii
= lp
->mii_if
;
2815 for (i
= 0; i
< PCNET32_MAX_PHYS
; i
++) {
2816 if (i
== lp
->mii_if
.phy_id
)
2817 continue; /* skip active phy */
2818 if (lp
->phymask
& (1 << i
)) {
2820 if (mii_link_ok(&mii
)) {
2821 /* found PHY with active link */
2822 if (netif_msg_link(lp
))
2824 "%s: Using PHY number %d.\n",
2827 /* isolate inactive phy */
2829 mdio_read(dev
, lp
->mii_if
.phy_id
, MII_BMCR
);
2830 mdio_write(dev
, lp
->mii_if
.phy_id
, MII_BMCR
,
2831 bmcr
| BMCR_ISOLATE
);
2833 /* de-isolate new phy */
2834 bmcr
= mdio_read(dev
, i
, MII_BMCR
);
2835 mdio_write(dev
, i
, MII_BMCR
,
2836 bmcr
& ~BMCR_ISOLATE
);
2838 /* set new phy address */
2839 lp
->mii_if
.phy_id
= i
;
2848 * Show the status of the media. Similar to mii_check_media however it
2849 * correctly shows the link speed for all (tested) pcnet32 variants.
2850 * Devices with no mii just report link state without speed.
2852 * Caller is assumed to hold and release the lp->lock.
2855 static void pcnet32_check_media(struct net_device
*dev
, int verbose
)
2857 struct pcnet32_private
*lp
= netdev_priv(dev
);
2859 int prev_link
= netif_carrier_ok(dev
) ? 1 : 0;
2863 curr_link
= mii_link_ok(&lp
->mii_if
);
2865 ulong ioaddr
= dev
->base_addr
; /* card base I/O address */
2866 curr_link
= (lp
->a
.read_bcr(ioaddr
, 4) != 0xc0);
2869 if (prev_link
|| verbose
) {
2870 netif_carrier_off(dev
);
2871 if (netif_msg_link(lp
))
2872 printk(KERN_INFO
"%s: link down\n", dev
->name
);
2874 if (lp
->phycount
> 1) {
2875 curr_link
= pcnet32_check_otherphy(dev
);
2878 } else if (verbose
|| !prev_link
) {
2879 netif_carrier_on(dev
);
2881 if (netif_msg_link(lp
)) {
2882 struct ethtool_cmd ecmd
;
2883 mii_ethtool_gset(&lp
->mii_if
, &ecmd
);
2885 "%s: link up, %sMbps, %s-duplex\n",
2887 (ecmd
.speed
== SPEED_100
) ? "100" : "10",
2889 DUPLEX_FULL
) ? "full" : "half");
2891 bcr9
= lp
->a
.read_bcr(dev
->base_addr
, 9);
2892 if ((bcr9
& (1 << 0)) != lp
->mii_if
.full_duplex
) {
2893 if (lp
->mii_if
.full_duplex
)
2897 lp
->a
.write_bcr(dev
->base_addr
, 9, bcr9
);
2900 if (netif_msg_link(lp
))
2901 printk(KERN_INFO
"%s: link up\n", dev
->name
);
2907 * Check for loss of link and link establishment.
2908 * Can not use mii_check_media because it does nothing if mode is forced.
2911 static void pcnet32_watchdog(struct net_device
*dev
)
2913 struct pcnet32_private
*lp
= netdev_priv(dev
);
2914 unsigned long flags
;
2916 /* Print the link status if it has changed */
2917 spin_lock_irqsave(&lp
->lock
, flags
);
2918 pcnet32_check_media(dev
, 0);
2919 spin_unlock_irqrestore(&lp
->lock
, flags
);
2921 mod_timer(&lp
->watchdog_timer
, round_jiffies(PCNET32_WATCHDOG_TIMEOUT
));
2924 static int pcnet32_pm_suspend(struct pci_dev
*pdev
, pm_message_t state
)
2926 struct net_device
*dev
= pci_get_drvdata(pdev
);
2928 if (netif_running(dev
)) {
2929 netif_device_detach(dev
);
2932 pci_save_state(pdev
);
2933 pci_set_power_state(pdev
, pci_choose_state(pdev
, state
));
2937 static int pcnet32_pm_resume(struct pci_dev
*pdev
)
2939 struct net_device
*dev
= pci_get_drvdata(pdev
);
2941 pci_set_power_state(pdev
, PCI_D0
);
2942 pci_restore_state(pdev
);
2944 if (netif_running(dev
)) {
2946 netif_device_attach(dev
);
2951 static void __devexit
pcnet32_remove_one(struct pci_dev
*pdev
)
2953 struct net_device
*dev
= pci_get_drvdata(pdev
);
2956 struct pcnet32_private
*lp
= netdev_priv(dev
);
2958 unregister_netdev(dev
);
2959 pcnet32_free_ring(dev
);
2960 release_region(dev
->base_addr
, PCNET32_TOTAL_SIZE
);
2961 pci_free_consistent(lp
->pci_dev
, sizeof(*lp
->init_block
),
2962 lp
->init_block
, lp
->init_dma_addr
);
2964 pci_disable_device(pdev
);
2965 pci_set_drvdata(pdev
, NULL
);
2969 static struct pci_driver pcnet32_driver
= {
2971 .probe
= pcnet32_probe_pci
,
2972 .remove
= __devexit_p(pcnet32_remove_one
),
2973 .id_table
= pcnet32_pci_tbl
,
2974 .suspend
= pcnet32_pm_suspend
,
2975 .resume
= pcnet32_pm_resume
,
2978 /* An additional parameter that may be passed in... */
2979 static int debug
= -1;
2980 static int tx_start_pt
= -1;
2981 static int pcnet32_have_pci
;
2983 module_param(debug
, int, 0);
2984 MODULE_PARM_DESC(debug
, DRV_NAME
" debug level");
2985 module_param(max_interrupt_work
, int, 0);
2986 MODULE_PARM_DESC(max_interrupt_work
,
2987 DRV_NAME
" maximum events handled per interrupt");
2988 module_param(rx_copybreak
, int, 0);
2989 MODULE_PARM_DESC(rx_copybreak
,
2990 DRV_NAME
" copy breakpoint for copy-only-tiny-frames");
2991 module_param(tx_start_pt
, int, 0);
2992 MODULE_PARM_DESC(tx_start_pt
, DRV_NAME
" transmit start point (0-3)");
2993 module_param(pcnet32vlb
, int, 0);
2994 MODULE_PARM_DESC(pcnet32vlb
, DRV_NAME
" Vesa local bus (VLB) support (0/1)");
2995 module_param_array(options
, int, NULL
, 0);
2996 MODULE_PARM_DESC(options
, DRV_NAME
" initial option setting(s) (0-15)");
2997 module_param_array(full_duplex
, int, NULL
, 0);
2998 MODULE_PARM_DESC(full_duplex
, DRV_NAME
" full duplex setting(s) (1)");
2999 /* Module Parameter for HomePNA cards added by Patrick Simmons, 2004 */
3000 module_param_array(homepna
, int, NULL
, 0);
3001 MODULE_PARM_DESC(homepna
,
3003 " mode for 79C978 cards (1 for HomePNA, 0 for Ethernet, default Ethernet");
3005 MODULE_AUTHOR("Thomas Bogendoerfer");
3006 MODULE_DESCRIPTION("Driver for PCnet32 and PCnetPCI based ethercards");
3007 MODULE_LICENSE("GPL");
3009 #define PCNET32_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
3011 static int __init
pcnet32_init_module(void)
3013 printk(KERN_INFO
"%s", version
);
3015 pcnet32_debug
= netif_msg_init(debug
, PCNET32_MSG_DEFAULT
);
3017 if ((tx_start_pt
>= 0) && (tx_start_pt
<= 3))
3018 tx_start
= tx_start_pt
;
3020 /* find the PCI devices */
3021 if (!pci_register_driver(&pcnet32_driver
))
3022 pcnet32_have_pci
= 1;
3024 /* should we find any remaining VLbus devices ? */
3026 pcnet32_probe_vlbus(pcnet32_portlist
);
3028 if (cards_found
&& (pcnet32_debug
& NETIF_MSG_PROBE
))
3029 printk(KERN_INFO PFX
"%d cards_found.\n", cards_found
);
3031 return (pcnet32_have_pci
+ cards_found
) ? 0 : -ENODEV
;
3034 static void __exit
pcnet32_cleanup_module(void)
3036 struct net_device
*next_dev
;
3038 while (pcnet32_dev
) {
3039 struct pcnet32_private
*lp
= netdev_priv(pcnet32_dev
);
3040 next_dev
= lp
->next
;
3041 unregister_netdev(pcnet32_dev
);
3042 pcnet32_free_ring(pcnet32_dev
);
3043 release_region(pcnet32_dev
->base_addr
, PCNET32_TOTAL_SIZE
);
3044 pci_free_consistent(lp
->pci_dev
, sizeof(*lp
->init_block
),
3045 lp
->init_block
, lp
->init_dma_addr
);
3046 free_netdev(pcnet32_dev
);
3047 pcnet32_dev
= next_dev
;
3050 if (pcnet32_have_pci
)
3051 pci_unregister_driver(&pcnet32_driver
);
3054 module_init(pcnet32_init_module
);
3055 module_exit(pcnet32_cleanup_module
);