2 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
18 #ifndef __OMAP_OMAPDSS_H
19 #define __OMAP_OMAPDSS_H
21 #include <linux/list.h>
22 #include <linux/kobject.h>
23 #include <linux/device.h>
24 #include <linux/interrupt.h>
26 #define DISPC_IRQ_FRAMEDONE (1 << 0)
27 #define DISPC_IRQ_VSYNC (1 << 1)
28 #define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
29 #define DISPC_IRQ_EVSYNC_ODD (1 << 3)
30 #define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
31 #define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
32 #define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
33 #define DISPC_IRQ_GFX_END_WIN (1 << 7)
34 #define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
35 #define DISPC_IRQ_OCP_ERR (1 << 9)
36 #define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
37 #define DISPC_IRQ_VID1_END_WIN (1 << 11)
38 #define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
39 #define DISPC_IRQ_VID2_END_WIN (1 << 13)
40 #define DISPC_IRQ_SYNC_LOST (1 << 14)
41 #define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
42 #define DISPC_IRQ_WAKEUP (1 << 16)
43 #define DISPC_IRQ_SYNC_LOST2 (1 << 17)
44 #define DISPC_IRQ_VSYNC2 (1 << 18)
45 #define DISPC_IRQ_VID3_END_WIN (1 << 19)
46 #define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
47 #define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
48 #define DISPC_IRQ_FRAMEDONE2 (1 << 22)
49 #define DISPC_IRQ_FRAMEDONEWB (1 << 23)
50 #define DISPC_IRQ_FRAMEDONETV (1 << 24)
51 #define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
52 #define DISPC_IRQ_SYNC_LOST3 (1 << 27)
53 #define DISPC_IRQ_VSYNC3 (1 << 28)
54 #define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
55 #define DISPC_IRQ_FRAMEDONE3 (1 << 30)
57 struct omap_dss_device
;
58 struct omap_overlay_manager
;
59 struct dss_lcd_mgr_config
;
60 struct snd_aes_iec958
;
61 struct snd_cea_861_aud_if
;
63 enum omap_display_type
{
64 OMAP_DISPLAY_TYPE_NONE
= 0,
65 OMAP_DISPLAY_TYPE_DPI
= 1 << 0,
66 OMAP_DISPLAY_TYPE_DBI
= 1 << 1,
67 OMAP_DISPLAY_TYPE_SDI
= 1 << 2,
68 OMAP_DISPLAY_TYPE_DSI
= 1 << 3,
69 OMAP_DISPLAY_TYPE_VENC
= 1 << 4,
70 OMAP_DISPLAY_TYPE_HDMI
= 1 << 5,
82 OMAP_DSS_CHANNEL_LCD
= 0,
83 OMAP_DSS_CHANNEL_DIGIT
= 1,
84 OMAP_DSS_CHANNEL_LCD2
= 2,
85 OMAP_DSS_CHANNEL_LCD3
= 3,
88 enum omap_color_mode
{
89 OMAP_DSS_COLOR_CLUT1
= 1 << 0, /* BITMAP 1 */
90 OMAP_DSS_COLOR_CLUT2
= 1 << 1, /* BITMAP 2 */
91 OMAP_DSS_COLOR_CLUT4
= 1 << 2, /* BITMAP 4 */
92 OMAP_DSS_COLOR_CLUT8
= 1 << 3, /* BITMAP 8 */
93 OMAP_DSS_COLOR_RGB12U
= 1 << 4, /* RGB12, 16-bit container */
94 OMAP_DSS_COLOR_ARGB16
= 1 << 5, /* ARGB16 */
95 OMAP_DSS_COLOR_RGB16
= 1 << 6, /* RGB16 */
96 OMAP_DSS_COLOR_RGB24U
= 1 << 7, /* RGB24, 32-bit container */
97 OMAP_DSS_COLOR_RGB24P
= 1 << 8, /* RGB24, 24-bit container */
98 OMAP_DSS_COLOR_YUV2
= 1 << 9, /* YUV2 4:2:2 co-sited */
99 OMAP_DSS_COLOR_UYVY
= 1 << 10, /* UYVY 4:2:2 co-sited */
100 OMAP_DSS_COLOR_ARGB32
= 1 << 11, /* ARGB32 */
101 OMAP_DSS_COLOR_RGBA32
= 1 << 12, /* RGBA32 */
102 OMAP_DSS_COLOR_RGBX32
= 1 << 13, /* RGBx32 */
103 OMAP_DSS_COLOR_NV12
= 1 << 14, /* NV12 format: YUV 4:2:0 */
104 OMAP_DSS_COLOR_RGBA16
= 1 << 15, /* RGBA16 - 4444 */
105 OMAP_DSS_COLOR_RGBX16
= 1 << 16, /* RGBx16 - 4444 */
106 OMAP_DSS_COLOR_ARGB16_1555
= 1 << 17, /* ARGB16 - 1555 */
107 OMAP_DSS_COLOR_XRGB16_1555
= 1 << 18, /* xRGB16 - 1555 */
110 enum omap_dss_load_mode
{
111 OMAP_DSS_LOAD_CLUT_AND_FRAME
= 0,
112 OMAP_DSS_LOAD_CLUT_ONLY
= 1,
113 OMAP_DSS_LOAD_FRAME_ONLY
= 2,
114 OMAP_DSS_LOAD_CLUT_ONCE_FRAME
= 3,
117 enum omap_dss_trans_key_type
{
118 OMAP_DSS_COLOR_KEY_GFX_DST
= 0,
119 OMAP_DSS_COLOR_KEY_VID_SRC
= 1,
122 enum omap_rfbi_te_mode
{
123 OMAP_DSS_RFBI_TE_MODE_1
= 1,
124 OMAP_DSS_RFBI_TE_MODE_2
= 2,
127 enum omap_dss_signal_level
{
128 OMAPDSS_SIG_ACTIVE_HIGH
= 0,
129 OMAPDSS_SIG_ACTIVE_LOW
= 1,
132 enum omap_dss_signal_edge
{
133 OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES
,
134 OMAPDSS_DRIVE_SIG_RISING_EDGE
,
135 OMAPDSS_DRIVE_SIG_FALLING_EDGE
,
138 enum omap_dss_venc_type
{
139 OMAP_DSS_VENC_TYPE_COMPOSITE
,
140 OMAP_DSS_VENC_TYPE_SVIDEO
,
143 enum omap_dss_dsi_pixel_format
{
144 OMAP_DSS_DSI_FMT_RGB888
,
145 OMAP_DSS_DSI_FMT_RGB666
,
146 OMAP_DSS_DSI_FMT_RGB666_PACKED
,
147 OMAP_DSS_DSI_FMT_RGB565
,
150 enum omap_dss_dsi_mode
{
151 OMAP_DSS_DSI_CMD_MODE
= 0,
152 OMAP_DSS_DSI_VIDEO_MODE
,
155 enum omap_display_caps
{
156 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE
= 1 << 0,
157 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM
= 1 << 1,
160 enum omap_dss_display_state
{
161 OMAP_DSS_DISPLAY_DISABLED
= 0,
162 OMAP_DSS_DISPLAY_ACTIVE
,
165 enum omap_dss_audio_state
{
166 OMAP_DSS_AUDIO_DISABLED
= 0,
167 OMAP_DSS_AUDIO_ENABLED
,
168 OMAP_DSS_AUDIO_CONFIGURED
,
169 OMAP_DSS_AUDIO_PLAYING
,
172 enum omap_dss_rotation_type
{
173 OMAP_DSS_ROT_DMA
= 1 << 0,
174 OMAP_DSS_ROT_VRFB
= 1 << 1,
175 OMAP_DSS_ROT_TILER
= 1 << 2,
178 /* clockwise rotation angle */
179 enum omap_dss_rotation_angle
{
182 OMAP_DSS_ROT_180
= 2,
183 OMAP_DSS_ROT_270
= 3,
186 enum omap_overlay_caps
{
187 OMAP_DSS_OVL_CAP_SCALE
= 1 << 0,
188 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA
= 1 << 1,
189 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA
= 1 << 2,
190 OMAP_DSS_OVL_CAP_ZORDER
= 1 << 3,
191 OMAP_DSS_OVL_CAP_POS
= 1 << 4,
192 OMAP_DSS_OVL_CAP_REPLICATION
= 1 << 5,
195 enum omap_overlay_manager_caps
{
196 OMAP_DSS_DUMMY_VALUE
, /* add a dummy value to prevent compiler error */
199 enum omap_dss_clk_source
{
200 OMAP_DSS_CLK_SRC_FCK
= 0, /* OMAP2/3: DSS1_ALWON_FCLK
202 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC
, /* OMAP3: DSI1_PLL_FCLK
203 * OMAP4: PLL1_CLK1 */
204 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI
, /* OMAP3: DSI2_PLL_FCLK
205 * OMAP4: PLL1_CLK2 */
206 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC
, /* OMAP4: PLL2_CLK1 */
207 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI
, /* OMAP4: PLL2_CLK2 */
210 enum omap_hdmi_flags
{
211 OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP
= 1 << 0,
214 enum omap_dss_output_id
{
215 OMAP_DSS_OUTPUT_DPI
= 1 << 0,
216 OMAP_DSS_OUTPUT_DBI
= 1 << 1,
217 OMAP_DSS_OUTPUT_SDI
= 1 << 2,
218 OMAP_DSS_OUTPUT_DSI1
= 1 << 3,
219 OMAP_DSS_OUTPUT_DSI2
= 1 << 4,
220 OMAP_DSS_OUTPUT_VENC
= 1 << 5,
221 OMAP_DSS_OUTPUT_HDMI
= 1 << 6,
226 struct rfbi_timings
{
240 u32 tim
[5]; /* set by rfbi_convert_timings() */
245 void omap_rfbi_write_command(const void *buf
, u32 len
);
246 void omap_rfbi_read_data(void *buf
, u32 len
);
247 void omap_rfbi_write_data(const void *buf
, u32 len
);
248 void omap_rfbi_write_pixels(const void __iomem
*buf
, int scr_width
,
251 int omap_rfbi_enable_te(bool enable
, unsigned line
);
252 int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode
,
253 unsigned hs_pulse_time
, unsigned vs_pulse_time
,
254 int hs_pol_inv
, int vs_pol_inv
, int extif_div
);
255 void rfbi_bus_lock(void);
256 void rfbi_bus_unlock(void);
260 struct omap_dss_dsi_videomode_timings
{
261 /* DSI video mode blanking data */
262 /* Unit: byte clock cycles */
266 /* Unit: line clocks */
271 /* DSI blanking modes */
273 int hsa_blanking_mode
;
274 int hbp_blanking_mode
;
275 int hfp_blanking_mode
;
277 /* Video port sync events */
281 bool ddr_clk_always_on
;
285 void dsi_bus_lock(struct omap_dss_device
*dssdev
);
286 void dsi_bus_unlock(struct omap_dss_device
*dssdev
);
287 int dsi_vc_dcs_write(struct omap_dss_device
*dssdev
, int channel
, u8
*data
,
289 int dsi_vc_generic_write(struct omap_dss_device
*dssdev
, int channel
, u8
*data
,
291 int dsi_vc_dcs_write_0(struct omap_dss_device
*dssdev
, int channel
, u8 dcs_cmd
);
292 int dsi_vc_generic_write_0(struct omap_dss_device
*dssdev
, int channel
);
293 int dsi_vc_dcs_write_1(struct omap_dss_device
*dssdev
, int channel
, u8 dcs_cmd
,
295 int dsi_vc_generic_write_1(struct omap_dss_device
*dssdev
, int channel
,
297 int dsi_vc_generic_write_2(struct omap_dss_device
*dssdev
, int channel
,
298 u8 param1
, u8 param2
);
299 int dsi_vc_dcs_write_nosync(struct omap_dss_device
*dssdev
, int channel
,
301 int dsi_vc_generic_write_nosync(struct omap_dss_device
*dssdev
, int channel
,
303 int dsi_vc_dcs_read(struct omap_dss_device
*dssdev
, int channel
, u8 dcs_cmd
,
304 u8
*buf
, int buflen
);
305 int dsi_vc_generic_read_0(struct omap_dss_device
*dssdev
, int channel
, u8
*buf
,
307 int dsi_vc_generic_read_1(struct omap_dss_device
*dssdev
, int channel
, u8 param
,
308 u8
*buf
, int buflen
);
309 int dsi_vc_generic_read_2(struct omap_dss_device
*dssdev
, int channel
,
310 u8 param1
, u8 param2
, u8
*buf
, int buflen
);
311 int dsi_vc_set_max_rx_packet_size(struct omap_dss_device
*dssdev
, int channel
,
313 int dsi_vc_send_null(struct omap_dss_device
*dssdev
, int channel
);
314 int dsi_vc_send_bta_sync(struct omap_dss_device
*dssdev
, int channel
);
315 int dsi_enable_video_output(struct omap_dss_device
*dssdev
, int channel
);
316 void dsi_disable_video_output(struct omap_dss_device
*dssdev
, int channel
);
318 enum omapdss_version
{
319 OMAPDSS_VER_UNKNOWN
= 0,
320 OMAPDSS_VER_OMAP24xx
,
321 OMAPDSS_VER_OMAP34xx_ES1
, /* OMAP3430 ES1.0, 2.0 */
322 OMAPDSS_VER_OMAP34xx_ES3
, /* OMAP3430 ES3.0+ */
323 OMAPDSS_VER_OMAP3630
,
325 OMAPDSS_VER_OMAP4430_ES1
, /* OMAP4430 ES1.0 */
326 OMAPDSS_VER_OMAP4430_ES2
, /* OMAP4430 ES2.0, 2.1, 2.2 */
327 OMAPDSS_VER_OMAP4
, /* All other OMAP4s */
331 /* Board specific data */
332 struct omap_dss_board_info
{
333 int (*get_context_loss_count
)(struct device
*dev
);
335 struct omap_dss_device
**devices
;
336 struct omap_dss_device
*default_device
;
337 int (*dsi_enable_pads
)(int dsi_id
, unsigned lane_mask
);
338 void (*dsi_disable_pads
)(int dsi_id
, unsigned lane_mask
);
339 int (*set_min_bus_tput
)(struct device
*dev
, unsigned long r
);
340 enum omapdss_version version
;
343 /* Init with the board info */
344 extern int omap_display_init(struct omap_dss_board_info
*board_data
);
346 extern int omap_hdmi_init(enum omap_hdmi_flags flags
);
348 struct omap_video_timings
{
355 /* Unit: pixel clocks */
356 u16 hsw
; /* Horizontal synchronization pulse width */
357 /* Unit: pixel clocks */
358 u16 hfp
; /* Horizontal front porch */
359 /* Unit: pixel clocks */
360 u16 hbp
; /* Horizontal back porch */
361 /* Unit: line clocks */
362 u16 vsw
; /* Vertical synchronization pulse width */
363 /* Unit: line clocks */
364 u16 vfp
; /* Vertical front porch */
365 /* Unit: line clocks */
366 u16 vbp
; /* Vertical back porch */
368 /* Vsync logic level */
369 enum omap_dss_signal_level vsync_level
;
370 /* Hsync logic level */
371 enum omap_dss_signal_level hsync_level
;
372 /* Interlaced or Progressive timings */
374 /* Pixel clock edge to drive LCD data */
375 enum omap_dss_signal_edge data_pclk_edge
;
376 /* Data enable logic level */
377 enum omap_dss_signal_level de_level
;
378 /* Pixel clock edges to drive HSYNC and VSYNC signals */
379 enum omap_dss_signal_edge sync_pclk_edge
;
382 #ifdef CONFIG_OMAP2_DSS_VENC
383 /* Hardcoded timings for tv modes. Venc only uses these to
384 * identify the mode, and does not actually use the configs
385 * itself. However, the configs should be something that
386 * a normal monitor can also show */
387 extern const struct omap_video_timings omap_dss_pal_timings
;
388 extern const struct omap_video_timings omap_dss_ntsc_timings
;
391 struct omap_dss_cpr_coefs
{
397 struct omap_overlay_info
{
399 u32 p_uv_addr
; /* for NV12 format */
403 enum omap_color_mode color_mode
;
405 enum omap_dss_rotation_type rotation_type
;
410 u16 out_width
; /* if 0, out_width == width */
411 u16 out_height
; /* if 0, out_height == height */
417 struct omap_overlay
{
419 struct list_head list
;
424 enum omap_color_mode supported_modes
;
425 enum omap_overlay_caps caps
;
428 struct omap_overlay_manager
*manager
;
431 * The following functions do not block:
437 * The rest of the functions may block and cannot be called from
441 int (*enable
)(struct omap_overlay
*ovl
);
442 int (*disable
)(struct omap_overlay
*ovl
);
443 bool (*is_enabled
)(struct omap_overlay
*ovl
);
445 int (*set_manager
)(struct omap_overlay
*ovl
,
446 struct omap_overlay_manager
*mgr
);
447 int (*unset_manager
)(struct omap_overlay
*ovl
);
449 int (*set_overlay_info
)(struct omap_overlay
*ovl
,
450 struct omap_overlay_info
*info
);
451 void (*get_overlay_info
)(struct omap_overlay
*ovl
,
452 struct omap_overlay_info
*info
);
454 int (*wait_for_go
)(struct omap_overlay
*ovl
);
456 struct omap_dss_device
*(*get_device
)(struct omap_overlay
*ovl
);
459 struct omap_overlay_manager_info
{
462 enum omap_dss_trans_key_type trans_key_type
;
466 bool partial_alpha_enabled
;
469 struct omap_dss_cpr_coefs cpr_coefs
;
472 struct omap_overlay_manager
{
477 enum omap_channel id
;
478 enum omap_overlay_manager_caps caps
;
479 struct list_head overlays
;
480 enum omap_display_type supported_displays
;
481 enum omap_dss_output_id supported_outputs
;
484 struct omap_dss_output
*output
;
487 * The following functions do not block:
493 * The rest of the functions may block and cannot be called from
497 int (*set_output
)(struct omap_overlay_manager
*mgr
,
498 struct omap_dss_output
*output
);
499 int (*unset_output
)(struct omap_overlay_manager
*mgr
);
501 int (*set_manager_info
)(struct omap_overlay_manager
*mgr
,
502 struct omap_overlay_manager_info
*info
);
503 void (*get_manager_info
)(struct omap_overlay_manager
*mgr
,
504 struct omap_overlay_manager_info
*info
);
506 int (*apply
)(struct omap_overlay_manager
*mgr
);
507 int (*wait_for_go
)(struct omap_overlay_manager
*mgr
);
508 int (*wait_for_vsync
)(struct omap_overlay_manager
*mgr
);
510 struct omap_dss_device
*(*get_device
)(struct omap_overlay_manager
*mgr
);
513 /* 22 pins means 1 clk lane and 10 data lanes */
514 #define OMAP_DSS_MAX_DSI_PINS 22
516 struct omap_dsi_pin_config
{
519 * pin numbers in the following order:
525 int pins
[OMAP_DSS_MAX_DSI_PINS
];
528 struct omap_dss_writeback_info
{
534 enum omap_color_mode color_mode
;
536 enum omap_dss_rotation_type rotation_type
;
541 struct omap_dss_output
{
542 struct list_head list
;
544 /* display type supported by the output */
545 enum omap_display_type type
;
547 /* output instance */
548 enum omap_dss_output_id id
;
550 /* output's platform device pointer */
551 struct platform_device
*pdev
;
554 struct omap_overlay_manager
*manager
;
556 struct omap_dss_device
*device
;
559 struct omap_dss_device
{
562 enum omap_display_type type
;
564 enum omap_channel channel
;
588 enum omap_dss_venc_type type
;
589 bool invert_polarity
;
598 enum omap_dss_clk_source lcd_clk_src
;
601 enum omap_dss_clk_source dispc_fclk_src
;
605 /* regn is one greater than TRM's REGN value */
612 enum omap_dss_clk_source dsi_fclk_src
;
616 /* regn is one greater than TRM's REGN value */
623 struct omap_video_timings timings
;
625 enum omap_dss_dsi_pixel_format dsi_pix_fmt
;
626 enum omap_dss_dsi_mode dsi_mode
;
627 struct omap_dss_dsi_videomode_timings dsi_vm_timings
;
632 struct rfbi_timings rfbi_timings
;
637 int max_backlight_level
;
641 /* used to match device to driver */
642 const char *driver_name
;
646 struct omap_dss_driver
*driver
;
648 /* helper variable for driver suspend/resume */
649 bool activate_after_resume
;
651 enum omap_display_caps caps
;
653 struct omap_dss_output
*output
;
655 enum omap_dss_display_state state
;
657 enum omap_dss_audio_state audio_state
;
659 /* platform specific */
660 int (*platform_enable
)(struct omap_dss_device
*dssdev
);
661 void (*platform_disable
)(struct omap_dss_device
*dssdev
);
662 int (*set_backlight
)(struct omap_dss_device
*dssdev
, int level
);
663 int (*get_backlight
)(struct omap_dss_device
*dssdev
);
666 struct omap_dss_hdmi_data
673 struct omap_dss_audio
{
674 struct snd_aes_iec958
*iec
;
675 struct snd_cea_861_aud_if
*cea
;
678 struct omap_dss_driver
{
679 struct device_driver driver
;
681 int (*probe
)(struct omap_dss_device
*);
682 void (*remove
)(struct omap_dss_device
*);
684 int (*enable
)(struct omap_dss_device
*display
);
685 void (*disable
)(struct omap_dss_device
*display
);
686 int (*run_test
)(struct omap_dss_device
*display
, int test
);
688 int (*update
)(struct omap_dss_device
*dssdev
,
689 u16 x
, u16 y
, u16 w
, u16 h
);
690 int (*sync
)(struct omap_dss_device
*dssdev
);
692 int (*enable_te
)(struct omap_dss_device
*dssdev
, bool enable
);
693 int (*get_te
)(struct omap_dss_device
*dssdev
);
695 u8 (*get_rotate
)(struct omap_dss_device
*dssdev
);
696 int (*set_rotate
)(struct omap_dss_device
*dssdev
, u8 rotate
);
698 bool (*get_mirror
)(struct omap_dss_device
*dssdev
);
699 int (*set_mirror
)(struct omap_dss_device
*dssdev
, bool enable
);
701 int (*memory_read
)(struct omap_dss_device
*dssdev
,
702 void *buf
, size_t size
,
703 u16 x
, u16 y
, u16 w
, u16 h
);
705 void (*get_resolution
)(struct omap_dss_device
*dssdev
,
706 u16
*xres
, u16
*yres
);
707 void (*get_dimensions
)(struct omap_dss_device
*dssdev
,
708 u32
*width
, u32
*height
);
709 int (*get_recommended_bpp
)(struct omap_dss_device
*dssdev
);
711 int (*check_timings
)(struct omap_dss_device
*dssdev
,
712 struct omap_video_timings
*timings
);
713 void (*set_timings
)(struct omap_dss_device
*dssdev
,
714 struct omap_video_timings
*timings
);
715 void (*get_timings
)(struct omap_dss_device
*dssdev
,
716 struct omap_video_timings
*timings
);
718 int (*set_wss
)(struct omap_dss_device
*dssdev
, u32 wss
);
719 u32 (*get_wss
)(struct omap_dss_device
*dssdev
);
721 int (*read_edid
)(struct omap_dss_device
*dssdev
, u8
*buf
, int len
);
722 bool (*detect
)(struct omap_dss_device
*dssdev
);
725 * For display drivers that support audio. This encompasses
726 * HDMI and DisplayPort at the moment.
729 * Note: These functions might sleep. Do not call while
730 * holding a spinlock/readlock.
732 int (*audio_enable
)(struct omap_dss_device
*dssdev
);
733 void (*audio_disable
)(struct omap_dss_device
*dssdev
);
734 bool (*audio_supported
)(struct omap_dss_device
*dssdev
);
735 int (*audio_config
)(struct omap_dss_device
*dssdev
,
736 struct omap_dss_audio
*audio
);
737 /* Note: These functions may not sleep */
738 int (*audio_start
)(struct omap_dss_device
*dssdev
);
739 void (*audio_stop
)(struct omap_dss_device
*dssdev
);
743 enum omapdss_version
omapdss_get_version(void);
745 int omap_dss_register_driver(struct omap_dss_driver
*);
746 void omap_dss_unregister_driver(struct omap_dss_driver
*);
748 void omap_dss_get_device(struct omap_dss_device
*dssdev
);
749 void omap_dss_put_device(struct omap_dss_device
*dssdev
);
750 #define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
751 struct omap_dss_device
*omap_dss_get_next_device(struct omap_dss_device
*from
);
752 struct omap_dss_device
*omap_dss_find_device(void *data
,
753 int (*match
)(struct omap_dss_device
*dssdev
, void *data
));
754 const char *omapdss_get_default_display_name(void);
756 int omap_dss_start_device(struct omap_dss_device
*dssdev
);
757 void omap_dss_stop_device(struct omap_dss_device
*dssdev
);
759 int dss_feat_get_num_mgrs(void);
760 int dss_feat_get_num_ovls(void);
761 enum omap_display_type
dss_feat_get_supported_displays(enum omap_channel channel
);
762 enum omap_dss_output_id
dss_feat_get_supported_outputs(enum omap_channel channel
);
763 enum omap_color_mode
dss_feat_get_supported_color_modes(enum omap_plane plane
);
767 int omap_dss_get_num_overlay_managers(void);
768 struct omap_overlay_manager
*omap_dss_get_overlay_manager(int num
);
770 int omap_dss_get_num_overlays(void);
771 struct omap_overlay
*omap_dss_get_overlay(int num
);
773 struct omap_dss_output
*omap_dss_get_output(enum omap_dss_output_id id
);
774 int omapdss_output_set_device(struct omap_dss_output
*out
,
775 struct omap_dss_device
*dssdev
);
776 int omapdss_output_unset_device(struct omap_dss_output
*out
);
778 void omapdss_default_get_resolution(struct omap_dss_device
*dssdev
,
779 u16
*xres
, u16
*yres
);
780 int omapdss_default_get_recommended_bpp(struct omap_dss_device
*dssdev
);
781 void omapdss_default_get_timings(struct omap_dss_device
*dssdev
,
782 struct omap_video_timings
*timings
);
784 typedef void (*omap_dispc_isr_t
) (void *arg
, u32 mask
);
785 int omap_dispc_register_isr(omap_dispc_isr_t isr
, void *arg
, u32 mask
);
786 int omap_dispc_unregister_isr(omap_dispc_isr_t isr
, void *arg
, u32 mask
);
788 u32
dispc_read_irqstatus(void);
789 void dispc_clear_irqstatus(u32 mask
);
790 u32
dispc_read_irqenable(void);
791 void dispc_write_irqenable(u32 mask
);
793 int dispc_request_irq(irq_handler_t handler
, void *dev_id
);
794 void dispc_free_irq(void *dev_id
);
796 int dispc_runtime_get(void);
797 void dispc_runtime_put(void);
799 void dispc_mgr_enable(enum omap_channel channel
, bool enable
);
800 bool dispc_mgr_is_enabled(enum omap_channel channel
);
801 u32
dispc_mgr_get_vsync_irq(enum omap_channel channel
);
802 u32
dispc_mgr_get_framedone_irq(enum omap_channel channel
);
803 u32
dispc_mgr_get_sync_lost_irq(enum omap_channel channel
);
804 bool dispc_mgr_go_busy(enum omap_channel channel
);
805 void dispc_mgr_go(enum omap_channel channel
);
806 void dispc_mgr_set_lcd_config(enum omap_channel channel
,
807 const struct dss_lcd_mgr_config
*config
);
808 void dispc_mgr_set_timings(enum omap_channel channel
,
809 const struct omap_video_timings
*timings
);
810 void dispc_mgr_setup(enum omap_channel channel
,
811 const struct omap_overlay_manager_info
*info
);
813 int dispc_ovl_check(enum omap_plane plane
, enum omap_channel channel
,
814 const struct omap_overlay_info
*oi
,
815 const struct omap_video_timings
*timings
,
816 int *x_predecim
, int *y_predecim
);
818 int dispc_ovl_enable(enum omap_plane plane
, bool enable
);
819 bool dispc_ovl_enabled(enum omap_plane plane
);
820 void dispc_ovl_set_channel_out(enum omap_plane plane
,
821 enum omap_channel channel
);
822 int dispc_ovl_setup(enum omap_plane plane
, const struct omap_overlay_info
*oi
,
823 bool replication
, const struct omap_video_timings
*mgr_timings
,
826 #define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
827 #define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
829 void omapdss_dsi_vc_enable_hs(struct omap_dss_device
*dssdev
, int channel
,
831 int omapdss_dsi_enable_te(struct omap_dss_device
*dssdev
, bool enable
);
832 void omapdss_dsi_set_timings(struct omap_dss_device
*dssdev
,
833 struct omap_video_timings
*timings
);
834 void omapdss_dsi_set_size(struct omap_dss_device
*dssdev
, u16 w
, u16 h
);
835 void omapdss_dsi_set_pixel_format(struct omap_dss_device
*dssdev
,
836 enum omap_dss_dsi_pixel_format fmt
);
837 void omapdss_dsi_set_operation_mode(struct omap_dss_device
*dssdev
,
838 enum omap_dss_dsi_mode mode
);
839 void omapdss_dsi_set_videomode_timings(struct omap_dss_device
*dssdev
,
840 struct omap_dss_dsi_videomode_timings
*timings
);
842 int omap_dsi_update(struct omap_dss_device
*dssdev
, int channel
,
843 void (*callback
)(int, void *), void *data
);
844 int omap_dsi_request_vc(struct omap_dss_device
*dssdev
, int *channel
);
845 int omap_dsi_set_vc_id(struct omap_dss_device
*dssdev
, int channel
, int vc_id
);
846 void omap_dsi_release_vc(struct omap_dss_device
*dssdev
, int channel
);
847 int omapdss_dsi_configure_pins(struct omap_dss_device
*dssdev
,
848 const struct omap_dsi_pin_config
*pin_cfg
);
849 int omapdss_dsi_set_clocks(struct omap_dss_device
*dssdev
,
850 unsigned long ddr_clk
, unsigned long lp_clk
);
852 int omapdss_dsi_display_enable(struct omap_dss_device
*dssdev
);
853 void omapdss_dsi_display_disable(struct omap_dss_device
*dssdev
,
854 bool disconnect_lanes
, bool enter_ulps
);
856 int omapdss_dpi_display_enable(struct omap_dss_device
*dssdev
);
857 void omapdss_dpi_display_disable(struct omap_dss_device
*dssdev
);
858 void omapdss_dpi_set_timings(struct omap_dss_device
*dssdev
,
859 struct omap_video_timings
*timings
);
860 int dpi_check_timings(struct omap_dss_device
*dssdev
,
861 struct omap_video_timings
*timings
);
862 void omapdss_dpi_set_data_lines(struct omap_dss_device
*dssdev
, int data_lines
);
864 int omapdss_sdi_display_enable(struct omap_dss_device
*dssdev
);
865 void omapdss_sdi_display_disable(struct omap_dss_device
*dssdev
);
866 void omapdss_sdi_set_timings(struct omap_dss_device
*dssdev
,
867 struct omap_video_timings
*timings
);
868 void omapdss_sdi_set_datapairs(struct omap_dss_device
*dssdev
, int datapairs
);
870 int omapdss_rfbi_display_enable(struct omap_dss_device
*dssdev
);
871 void omapdss_rfbi_display_disable(struct omap_dss_device
*dssdev
);
872 int omap_rfbi_update(struct omap_dss_device
*dssdev
, void (*callback
)(void *),
874 int omap_rfbi_configure(struct omap_dss_device
*dssdev
);
875 void omapdss_rfbi_set_size(struct omap_dss_device
*dssdev
, u16 w
, u16 h
);
876 void omapdss_rfbi_set_pixel_size(struct omap_dss_device
*dssdev
,
878 void omapdss_rfbi_set_data_lines(struct omap_dss_device
*dssdev
,
880 void omapdss_rfbi_set_interface_timings(struct omap_dss_device
*dssdev
,
881 struct rfbi_timings
*timings
);
883 int omapdss_compat_init(void);
884 void omapdss_compat_uninit(void);
887 void (*start_update
)(struct omap_overlay_manager
*mgr
);
888 int (*enable
)(struct omap_overlay_manager
*mgr
);
889 void (*disable
)(struct omap_overlay_manager
*mgr
);
890 void (*set_timings
)(struct omap_overlay_manager
*mgr
,
891 const struct omap_video_timings
*timings
);
892 void (*set_lcd_config
)(struct omap_overlay_manager
*mgr
,
893 const struct dss_lcd_mgr_config
*config
);
894 int (*register_framedone_handler
)(struct omap_overlay_manager
*mgr
,
895 void (*handler
)(void *), void *data
);
896 void (*unregister_framedone_handler
)(struct omap_overlay_manager
*mgr
,
897 void (*handler
)(void *), void *data
);
900 int dss_install_mgr_ops(const struct dss_mgr_ops
*mgr_ops
);
901 void dss_uninstall_mgr_ops(void);
903 void dss_mgr_set_timings(struct omap_overlay_manager
*mgr
,
904 const struct omap_video_timings
*timings
);
905 void dss_mgr_set_lcd_config(struct omap_overlay_manager
*mgr
,
906 const struct dss_lcd_mgr_config
*config
);
907 int dss_mgr_enable(struct omap_overlay_manager
*mgr
);
908 void dss_mgr_disable(struct omap_overlay_manager
*mgr
);
909 void dss_mgr_start_update(struct omap_overlay_manager
*mgr
);
910 int dss_mgr_register_framedone_handler(struct omap_overlay_manager
*mgr
,
911 void (*handler
)(void *), void *data
);
912 void dss_mgr_unregister_framedone_handler(struct omap_overlay_manager
*mgr
,
913 void (*handler
)(void *), void *data
);