Merge tag 'fixes-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/arm...
[linux-2.6.git] / drivers / usb / host / xhci-hub.c
blob805f2348eeba09a3ced3e037a3af82592d7b7c30
1 /*
2 * xHCI host controller driver
4 * Copyright (C) 2008 Intel Corp.
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 #include <linux/gfp.h>
24 #include <asm/unaligned.h>
26 #include "xhci.h"
27 #include "xhci-trace.h"
29 #define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
30 #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
31 PORT_RC | PORT_PLC | PORT_PE)
33 /* USB 3.0 BOS descriptor and a capability descriptor, combined */
34 static u8 usb_bos_descriptor [] = {
35 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
36 USB_DT_BOS, /* __u8 bDescriptorType */
37 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
38 0x1, /* __u8 bNumDeviceCaps */
39 /* First device capability */
40 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
41 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
42 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
43 0x00, /* bmAttributes, LTM off by default */
44 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
45 0x03, /* bFunctionalitySupport,
46 USB 3.0 speed only */
47 0x00, /* bU1DevExitLat, set later. */
48 0x00, 0x00 /* __le16 bU2DevExitLat, set later. */
52 static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
53 struct usb_hub_descriptor *desc, int ports)
55 u16 temp;
57 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
58 desc->bHubContrCurrent = 0;
60 desc->bNbrPorts = ports;
61 temp = 0;
62 /* Bits 1:0 - support per-port power switching, or power always on */
63 if (HCC_PPC(xhci->hcc_params))
64 temp |= HUB_CHAR_INDV_PORT_LPSM;
65 else
66 temp |= HUB_CHAR_NO_LPSM;
67 /* Bit 2 - root hubs are not part of a compound device */
68 /* Bits 4:3 - individual port over current protection */
69 temp |= HUB_CHAR_INDV_PORT_OCPM;
70 /* Bits 6:5 - no TTs in root ports */
71 /* Bit 7 - no port indicators */
72 desc->wHubCharacteristics = cpu_to_le16(temp);
75 /* Fill in the USB 2.0 roothub descriptor */
76 static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
77 struct usb_hub_descriptor *desc)
79 int ports;
80 u16 temp;
81 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
82 u32 portsc;
83 unsigned int i;
85 ports = xhci->num_usb2_ports;
87 xhci_common_hub_descriptor(xhci, desc, ports);
88 desc->bDescriptorType = USB_DT_HUB;
89 temp = 1 + (ports / 8);
90 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
92 /* The Device Removable bits are reported on a byte granularity.
93 * If the port doesn't exist within that byte, the bit is set to 0.
95 memset(port_removable, 0, sizeof(port_removable));
96 for (i = 0; i < ports; i++) {
97 portsc = xhci_readl(xhci, xhci->usb2_ports[i]);
98 /* If a device is removable, PORTSC reports a 0, same as in the
99 * hub descriptor DeviceRemovable bits.
101 if (portsc & PORT_DEV_REMOVE)
102 /* This math is hairy because bit 0 of DeviceRemovable
103 * is reserved, and bit 1 is for port 1, etc.
105 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
108 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
109 * ports on it. The USB 2.0 specification says that there are two
110 * variable length fields at the end of the hub descriptor:
111 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
112 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
113 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
114 * 0xFF, so we initialize the both arrays (DeviceRemovable and
115 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
116 * set of ports that actually exist.
118 memset(desc->u.hs.DeviceRemovable, 0xff,
119 sizeof(desc->u.hs.DeviceRemovable));
120 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
121 sizeof(desc->u.hs.PortPwrCtrlMask));
123 for (i = 0; i < (ports + 1 + 7) / 8; i++)
124 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
125 sizeof(__u8));
128 /* Fill in the USB 3.0 roothub descriptor */
129 static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
130 struct usb_hub_descriptor *desc)
132 int ports;
133 u16 port_removable;
134 u32 portsc;
135 unsigned int i;
137 ports = xhci->num_usb3_ports;
138 xhci_common_hub_descriptor(xhci, desc, ports);
139 desc->bDescriptorType = USB_DT_SS_HUB;
140 desc->bDescLength = USB_DT_SS_HUB_SIZE;
142 /* header decode latency should be zero for roothubs,
143 * see section 4.23.5.2.
145 desc->u.ss.bHubHdrDecLat = 0;
146 desc->u.ss.wHubDelay = 0;
148 port_removable = 0;
149 /* bit 0 is reserved, bit 1 is for port 1, etc. */
150 for (i = 0; i < ports; i++) {
151 portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
152 if (portsc & PORT_DEV_REMOVE)
153 port_removable |= 1 << (i + 1);
156 desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
159 static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
160 struct usb_hub_descriptor *desc)
163 if (hcd->speed == HCD_USB3)
164 xhci_usb3_hub_descriptor(hcd, xhci, desc);
165 else
166 xhci_usb2_hub_descriptor(hcd, xhci, desc);
170 static unsigned int xhci_port_speed(unsigned int port_status)
172 if (DEV_LOWSPEED(port_status))
173 return USB_PORT_STAT_LOW_SPEED;
174 if (DEV_HIGHSPEED(port_status))
175 return USB_PORT_STAT_HIGH_SPEED;
177 * FIXME: Yes, we should check for full speed, but the core uses that as
178 * a default in portspeed() in usb/core/hub.c (which is the only place
179 * USB_PORT_STAT_*_SPEED is used).
181 return 0;
185 * These bits are Read Only (RO) and should be saved and written to the
186 * registers: 0, 3, 10:13, 30
187 * connect status, over-current status, port speed, and device removable.
188 * connect status and port speed are also sticky - meaning they're in
189 * the AUX well and they aren't changed by a hot, warm, or cold reset.
191 #define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
193 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
194 * bits 5:8, 9, 14:15, 25:27
195 * link state, port power, port indicator state, "wake on" enable state
197 #define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
199 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
200 * bit 4 (port reset)
202 #define XHCI_PORT_RW1S ((1<<4))
204 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
205 * bits 1, 17, 18, 19, 20, 21, 22, 23
206 * port enable/disable, and
207 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
208 * over-current, reset, link state, and L1 change
210 #define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
212 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
213 * latched in
215 #define XHCI_PORT_RW ((1<<16))
217 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
218 * bits 2, 24, 28:31
220 #define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
223 * Given a port state, this function returns a value that would result in the
224 * port being in the same state, if the value was written to the port status
225 * control register.
226 * Save Read Only (RO) bits and save read/write bits where
227 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
228 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
230 u32 xhci_port_state_to_neutral(u32 state)
232 /* Save read-only status and port state */
233 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
237 * find slot id based on port number.
238 * @port: The one-based port number from one of the two split roothubs.
240 int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
241 u16 port)
243 int slot_id;
244 int i;
245 enum usb_device_speed speed;
247 slot_id = 0;
248 for (i = 0; i < MAX_HC_SLOTS; i++) {
249 if (!xhci->devs[i])
250 continue;
251 speed = xhci->devs[i]->udev->speed;
252 if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
253 && xhci->devs[i]->fake_port == port) {
254 slot_id = i;
255 break;
259 return slot_id;
263 * Stop device
264 * It issues stop endpoint command for EP 0 to 30. And wait the last command
265 * to complete.
266 * suspend will set to 1, if suspend bit need to set in command.
268 static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
270 struct xhci_virt_device *virt_dev;
271 struct xhci_command *cmd;
272 unsigned long flags;
273 int timeleft;
274 int ret;
275 int i;
277 ret = 0;
278 virt_dev = xhci->devs[slot_id];
279 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
280 if (!cmd) {
281 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
282 return -ENOMEM;
285 spin_lock_irqsave(&xhci->lock, flags);
286 for (i = LAST_EP_INDEX; i > 0; i--) {
287 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue)
288 xhci_queue_stop_endpoint(xhci, slot_id, i, suspend);
290 cmd->command_trb = xhci_find_next_enqueue(xhci->cmd_ring);
291 list_add_tail(&cmd->cmd_list, &virt_dev->cmd_list);
292 xhci_queue_stop_endpoint(xhci, slot_id, 0, suspend);
293 xhci_ring_cmd_db(xhci);
294 spin_unlock_irqrestore(&xhci->lock, flags);
296 /* Wait for last stop endpoint command to finish */
297 timeleft = wait_for_completion_interruptible_timeout(
298 cmd->completion,
299 XHCI_CMD_DEFAULT_TIMEOUT);
300 if (timeleft <= 0) {
301 xhci_warn(xhci, "%s while waiting for stop endpoint command\n",
302 timeleft == 0 ? "Timeout" : "Signal");
303 spin_lock_irqsave(&xhci->lock, flags);
304 /* The timeout might have raced with the event ring handler, so
305 * only delete from the list if the item isn't poisoned.
307 if (cmd->cmd_list.next != LIST_POISON1)
308 list_del(&cmd->cmd_list);
309 spin_unlock_irqrestore(&xhci->lock, flags);
310 ret = -ETIME;
311 goto command_cleanup;
314 command_cleanup:
315 xhci_free_command(xhci, cmd);
316 return ret;
320 * Ring device, it rings the all doorbells unconditionally.
322 void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
324 int i;
326 for (i = 0; i < LAST_EP_INDEX + 1; i++)
327 if (xhci->devs[slot_id]->eps[i].ring &&
328 xhci->devs[slot_id]->eps[i].ring->dequeue)
329 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
331 return;
334 static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
335 u16 wIndex, __le32 __iomem *addr, u32 port_status)
337 /* Don't allow the USB core to disable SuperSpeed ports. */
338 if (hcd->speed == HCD_USB3) {
339 xhci_dbg(xhci, "Ignoring request to disable "
340 "SuperSpeed port.\n");
341 return;
344 /* Write 1 to disable the port */
345 xhci_writel(xhci, port_status | PORT_PE, addr);
346 port_status = xhci_readl(xhci, addr);
347 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
348 wIndex, port_status);
351 static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
352 u16 wIndex, __le32 __iomem *addr, u32 port_status)
354 char *port_change_bit;
355 u32 status;
357 switch (wValue) {
358 case USB_PORT_FEAT_C_RESET:
359 status = PORT_RC;
360 port_change_bit = "reset";
361 break;
362 case USB_PORT_FEAT_C_BH_PORT_RESET:
363 status = PORT_WRC;
364 port_change_bit = "warm(BH) reset";
365 break;
366 case USB_PORT_FEAT_C_CONNECTION:
367 status = PORT_CSC;
368 port_change_bit = "connect";
369 break;
370 case USB_PORT_FEAT_C_OVER_CURRENT:
371 status = PORT_OCC;
372 port_change_bit = "over-current";
373 break;
374 case USB_PORT_FEAT_C_ENABLE:
375 status = PORT_PEC;
376 port_change_bit = "enable/disable";
377 break;
378 case USB_PORT_FEAT_C_SUSPEND:
379 status = PORT_PLC;
380 port_change_bit = "suspend/resume";
381 break;
382 case USB_PORT_FEAT_C_PORT_LINK_STATE:
383 status = PORT_PLC;
384 port_change_bit = "link state";
385 break;
386 default:
387 /* Should never happen */
388 return;
390 /* Change bits are all write 1 to clear */
391 xhci_writel(xhci, port_status | status, addr);
392 port_status = xhci_readl(xhci, addr);
393 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
394 port_change_bit, wIndex, port_status);
397 static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
399 int max_ports;
400 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
402 if (hcd->speed == HCD_USB3) {
403 max_ports = xhci->num_usb3_ports;
404 *port_array = xhci->usb3_ports;
405 } else {
406 max_ports = xhci->num_usb2_ports;
407 *port_array = xhci->usb2_ports;
410 return max_ports;
413 void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
414 int port_id, u32 link_state)
416 u32 temp;
418 temp = xhci_readl(xhci, port_array[port_id]);
419 temp = xhci_port_state_to_neutral(temp);
420 temp &= ~PORT_PLS_MASK;
421 temp |= PORT_LINK_STROBE | link_state;
422 xhci_writel(xhci, temp, port_array[port_id]);
425 static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
426 __le32 __iomem **port_array, int port_id, u16 wake_mask)
428 u32 temp;
430 temp = xhci_readl(xhci, port_array[port_id]);
431 temp = xhci_port_state_to_neutral(temp);
433 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
434 temp |= PORT_WKCONN_E;
435 else
436 temp &= ~PORT_WKCONN_E;
438 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
439 temp |= PORT_WKDISC_E;
440 else
441 temp &= ~PORT_WKDISC_E;
443 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
444 temp |= PORT_WKOC_E;
445 else
446 temp &= ~PORT_WKOC_E;
448 xhci_writel(xhci, temp, port_array[port_id]);
451 /* Test and clear port RWC bit */
452 void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
453 int port_id, u32 port_bit)
455 u32 temp;
457 temp = xhci_readl(xhci, port_array[port_id]);
458 if (temp & port_bit) {
459 temp = xhci_port_state_to_neutral(temp);
460 temp |= port_bit;
461 xhci_writel(xhci, temp, port_array[port_id]);
465 /* Updates Link Status for USB 2.1 port */
466 static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
468 if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
469 *status |= USB_PORT_STAT_L1;
472 /* Updates Link Status for super Speed port */
473 static void xhci_hub_report_usb3_link_state(u32 *status, u32 status_reg)
475 u32 pls = status_reg & PORT_PLS_MASK;
477 /* resume state is a xHCI internal state.
478 * Do not report it to usb core.
480 if (pls == XDEV_RESUME)
481 return;
483 /* When the CAS bit is set then warm reset
484 * should be performed on port
486 if (status_reg & PORT_CAS) {
487 /* The CAS bit can be set while the port is
488 * in any link state.
489 * Only roothubs have CAS bit, so we
490 * pretend to be in compliance mode
491 * unless we're already in compliance
492 * or the inactive state.
494 if (pls != USB_SS_PORT_LS_COMP_MOD &&
495 pls != USB_SS_PORT_LS_SS_INACTIVE) {
496 pls = USB_SS_PORT_LS_COMP_MOD;
498 /* Return also connection bit -
499 * hub state machine resets port
500 * when this bit is set.
502 pls |= USB_PORT_STAT_CONNECTION;
503 } else {
505 * If CAS bit isn't set but the Port is already at
506 * Compliance Mode, fake a connection so the USB core
507 * notices the Compliance state and resets the port.
508 * This resolves an issue generated by the SN65LVPE502CP
509 * in which sometimes the port enters compliance mode
510 * caused by a delay on the host-device negotiation.
512 if (pls == USB_SS_PORT_LS_COMP_MOD)
513 pls |= USB_PORT_STAT_CONNECTION;
516 /* update status field */
517 *status |= pls;
521 * Function for Compliance Mode Quirk.
523 * This Function verifies if all xhc USB3 ports have entered U0, if so,
524 * the compliance mode timer is deleted. A port won't enter
525 * compliance mode if it has previously entered U0.
527 static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
528 u16 wIndex)
530 u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
531 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
533 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
534 return;
536 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
537 xhci->port_status_u0 |= 1 << wIndex;
538 if (xhci->port_status_u0 == all_ports_seen_u0) {
539 del_timer_sync(&xhci->comp_mode_recovery_timer);
540 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
541 "All USB3 ports have entered U0 already!");
542 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
543 "Compliance Mode Recovery Timer Deleted.");
549 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
550 * 3.0 hubs use.
552 * Possible side effects:
553 * - Mark a port as being done with device resume,
554 * and ring the endpoint doorbells.
555 * - Stop the Synopsys redriver Compliance Mode polling.
556 * - Drop and reacquire the xHCI lock, in order to wait for port resume.
558 static u32 xhci_get_port_status(struct usb_hcd *hcd,
559 struct xhci_bus_state *bus_state,
560 __le32 __iomem **port_array,
561 u16 wIndex, u32 raw_port_status,
562 unsigned long flags)
563 __releases(&xhci->lock)
564 __acquires(&xhci->lock)
566 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
567 u32 status = 0;
568 int slot_id;
570 /* wPortChange bits */
571 if (raw_port_status & PORT_CSC)
572 status |= USB_PORT_STAT_C_CONNECTION << 16;
573 if (raw_port_status & PORT_PEC)
574 status |= USB_PORT_STAT_C_ENABLE << 16;
575 if ((raw_port_status & PORT_OCC))
576 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
577 if ((raw_port_status & PORT_RC))
578 status |= USB_PORT_STAT_C_RESET << 16;
579 /* USB3.0 only */
580 if (hcd->speed == HCD_USB3) {
581 if ((raw_port_status & PORT_PLC))
582 status |= USB_PORT_STAT_C_LINK_STATE << 16;
583 if ((raw_port_status & PORT_WRC))
584 status |= USB_PORT_STAT_C_BH_RESET << 16;
587 if (hcd->speed != HCD_USB3) {
588 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
589 && (raw_port_status & PORT_POWER))
590 status |= USB_PORT_STAT_SUSPEND;
592 if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
593 !DEV_SUPERSPEED(raw_port_status)) {
594 if ((raw_port_status & PORT_RESET) ||
595 !(raw_port_status & PORT_PE))
596 return 0xffffffff;
597 if (time_after_eq(jiffies,
598 bus_state->resume_done[wIndex])) {
599 int time_left;
601 xhci_dbg(xhci, "Resume USB2 port %d\n",
602 wIndex + 1);
603 bus_state->resume_done[wIndex] = 0;
604 clear_bit(wIndex, &bus_state->resuming_ports);
606 set_bit(wIndex, &bus_state->rexit_ports);
607 xhci_set_link_state(xhci, port_array, wIndex,
608 XDEV_U0);
610 spin_unlock_irqrestore(&xhci->lock, flags);
611 time_left = wait_for_completion_timeout(
612 &bus_state->rexit_done[wIndex],
613 msecs_to_jiffies(
614 XHCI_MAX_REXIT_TIMEOUT));
615 spin_lock_irqsave(&xhci->lock, flags);
617 if (time_left) {
618 slot_id = xhci_find_slot_id_by_port(hcd,
619 xhci, wIndex + 1);
620 if (!slot_id) {
621 xhci_dbg(xhci, "slot_id is zero\n");
622 return 0xffffffff;
624 xhci_ring_device(xhci, slot_id);
625 } else {
626 int port_status = xhci_readl(xhci,
627 port_array[wIndex]);
628 xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
629 XHCI_MAX_REXIT_TIMEOUT,
630 port_status);
631 status |= USB_PORT_STAT_SUSPEND;
632 clear_bit(wIndex, &bus_state->rexit_ports);
635 bus_state->port_c_suspend |= 1 << wIndex;
636 bus_state->suspended_ports &= ~(1 << wIndex);
637 } else {
639 * The resume has been signaling for less than
640 * 20ms. Report the port status as SUSPEND,
641 * let the usbcore check port status again
642 * and clear resume signaling later.
644 status |= USB_PORT_STAT_SUSPEND;
647 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0
648 && (raw_port_status & PORT_POWER)
649 && (bus_state->suspended_ports & (1 << wIndex))) {
650 bus_state->suspended_ports &= ~(1 << wIndex);
651 if (hcd->speed != HCD_USB3)
652 bus_state->port_c_suspend |= 1 << wIndex;
654 if (raw_port_status & PORT_CONNECT) {
655 status |= USB_PORT_STAT_CONNECTION;
656 status |= xhci_port_speed(raw_port_status);
658 if (raw_port_status & PORT_PE)
659 status |= USB_PORT_STAT_ENABLE;
660 if (raw_port_status & PORT_OC)
661 status |= USB_PORT_STAT_OVERCURRENT;
662 if (raw_port_status & PORT_RESET)
663 status |= USB_PORT_STAT_RESET;
664 if (raw_port_status & PORT_POWER) {
665 if (hcd->speed == HCD_USB3)
666 status |= USB_SS_PORT_STAT_POWER;
667 else
668 status |= USB_PORT_STAT_POWER;
670 /* Update Port Link State */
671 if (hcd->speed == HCD_USB3) {
672 xhci_hub_report_usb3_link_state(&status, raw_port_status);
674 * Verify if all USB3 Ports Have entered U0 already.
675 * Delete Compliance Mode Timer if so.
677 xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
678 } else {
679 xhci_hub_report_usb2_link_state(&status, raw_port_status);
681 if (bus_state->port_c_suspend & (1 << wIndex))
682 status |= 1 << USB_PORT_FEAT_C_SUSPEND;
684 return status;
687 int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
688 u16 wIndex, char *buf, u16 wLength)
690 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
691 int max_ports;
692 unsigned long flags;
693 u32 temp, status;
694 int retval = 0;
695 __le32 __iomem **port_array;
696 int slot_id;
697 struct xhci_bus_state *bus_state;
698 u16 link_state = 0;
699 u16 wake_mask = 0;
700 u16 timeout = 0;
702 max_ports = xhci_get_ports(hcd, &port_array);
703 bus_state = &xhci->bus_state[hcd_index(hcd)];
705 spin_lock_irqsave(&xhci->lock, flags);
706 switch (typeReq) {
707 case GetHubStatus:
708 /* No power source, over-current reported per port */
709 memset(buf, 0, 4);
710 break;
711 case GetHubDescriptor:
712 /* Check to make sure userspace is asking for the USB 3.0 hub
713 * descriptor for the USB 3.0 roothub. If not, we stall the
714 * endpoint, like external hubs do.
716 if (hcd->speed == HCD_USB3 &&
717 (wLength < USB_DT_SS_HUB_SIZE ||
718 wValue != (USB_DT_SS_HUB << 8))) {
719 xhci_dbg(xhci, "Wrong hub descriptor type for "
720 "USB 3.0 roothub.\n");
721 goto error;
723 xhci_hub_descriptor(hcd, xhci,
724 (struct usb_hub_descriptor *) buf);
725 break;
726 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
727 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
728 goto error;
730 if (hcd->speed != HCD_USB3)
731 goto error;
733 /* Set the U1 and U2 exit latencies. */
734 memcpy(buf, &usb_bos_descriptor,
735 USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE);
736 temp = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
737 buf[12] = HCS_U1_LATENCY(temp);
738 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
740 /* Indicate whether the host has LTM support. */
741 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
742 if (HCC_LTC(temp))
743 buf[8] |= USB_LTM_SUPPORT;
745 spin_unlock_irqrestore(&xhci->lock, flags);
746 return USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
747 case GetPortStatus:
748 if (!wIndex || wIndex > max_ports)
749 goto error;
750 wIndex--;
751 temp = xhci_readl(xhci, port_array[wIndex]);
752 if (temp == 0xffffffff) {
753 retval = -ENODEV;
754 break;
756 status = xhci_get_port_status(hcd, bus_state, port_array,
757 wIndex, temp, flags);
758 if (status == 0xffffffff)
759 goto error;
761 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n",
762 wIndex, temp);
763 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
765 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
766 break;
767 case SetPortFeature:
768 if (wValue == USB_PORT_FEAT_LINK_STATE)
769 link_state = (wIndex & 0xff00) >> 3;
770 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
771 wake_mask = wIndex & 0xff00;
772 /* The MSB of wIndex is the U1/U2 timeout */
773 timeout = (wIndex & 0xff00) >> 8;
774 wIndex &= 0xff;
775 if (!wIndex || wIndex > max_ports)
776 goto error;
777 wIndex--;
778 temp = xhci_readl(xhci, port_array[wIndex]);
779 if (temp == 0xffffffff) {
780 retval = -ENODEV;
781 break;
783 temp = xhci_port_state_to_neutral(temp);
784 /* FIXME: What new port features do we need to support? */
785 switch (wValue) {
786 case USB_PORT_FEAT_SUSPEND:
787 temp = xhci_readl(xhci, port_array[wIndex]);
788 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
789 /* Resume the port to U0 first */
790 xhci_set_link_state(xhci, port_array, wIndex,
791 XDEV_U0);
792 spin_unlock_irqrestore(&xhci->lock, flags);
793 msleep(10);
794 spin_lock_irqsave(&xhci->lock, flags);
796 /* In spec software should not attempt to suspend
797 * a port unless the port reports that it is in the
798 * enabled (PED = ‘1’,PLS < ‘3’) state.
800 temp = xhci_readl(xhci, port_array[wIndex]);
801 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
802 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
803 xhci_warn(xhci, "USB core suspending device "
804 "not in U0/U1/U2.\n");
805 goto error;
808 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
809 wIndex + 1);
810 if (!slot_id) {
811 xhci_warn(xhci, "slot_id is zero\n");
812 goto error;
814 /* unlock to execute stop endpoint commands */
815 spin_unlock_irqrestore(&xhci->lock, flags);
816 xhci_stop_device(xhci, slot_id, 1);
817 spin_lock_irqsave(&xhci->lock, flags);
819 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
821 spin_unlock_irqrestore(&xhci->lock, flags);
822 msleep(10); /* wait device to enter */
823 spin_lock_irqsave(&xhci->lock, flags);
825 temp = xhci_readl(xhci, port_array[wIndex]);
826 bus_state->suspended_ports |= 1 << wIndex;
827 break;
828 case USB_PORT_FEAT_LINK_STATE:
829 temp = xhci_readl(xhci, port_array[wIndex]);
831 /* Disable port */
832 if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
833 xhci_dbg(xhci, "Disable port %d\n", wIndex);
834 temp = xhci_port_state_to_neutral(temp);
836 * Clear all change bits, so that we get a new
837 * connection event.
839 temp |= PORT_CSC | PORT_PEC | PORT_WRC |
840 PORT_OCC | PORT_RC | PORT_PLC |
841 PORT_CEC;
842 xhci_writel(xhci, temp | PORT_PE,
843 port_array[wIndex]);
844 temp = xhci_readl(xhci, port_array[wIndex]);
845 break;
848 /* Put link in RxDetect (enable port) */
849 if (link_state == USB_SS_PORT_LS_RX_DETECT) {
850 xhci_dbg(xhci, "Enable port %d\n", wIndex);
851 xhci_set_link_state(xhci, port_array, wIndex,
852 link_state);
853 temp = xhci_readl(xhci, port_array[wIndex]);
854 break;
857 /* Software should not attempt to set
858 * port link state above '3' (U3) and the port
859 * must be enabled.
861 if ((temp & PORT_PE) == 0 ||
862 (link_state > USB_SS_PORT_LS_U3)) {
863 xhci_warn(xhci, "Cannot set link state.\n");
864 goto error;
867 if (link_state == USB_SS_PORT_LS_U3) {
868 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
869 wIndex + 1);
870 if (slot_id) {
871 /* unlock to execute stop endpoint
872 * commands */
873 spin_unlock_irqrestore(&xhci->lock,
874 flags);
875 xhci_stop_device(xhci, slot_id, 1);
876 spin_lock_irqsave(&xhci->lock, flags);
880 xhci_set_link_state(xhci, port_array, wIndex,
881 link_state);
883 spin_unlock_irqrestore(&xhci->lock, flags);
884 msleep(20); /* wait device to enter */
885 spin_lock_irqsave(&xhci->lock, flags);
887 temp = xhci_readl(xhci, port_array[wIndex]);
888 if (link_state == USB_SS_PORT_LS_U3)
889 bus_state->suspended_ports |= 1 << wIndex;
890 break;
891 case USB_PORT_FEAT_POWER:
893 * Turn on ports, even if there isn't per-port switching.
894 * HC will report connect events even before this is set.
895 * However, khubd will ignore the roothub events until
896 * the roothub is registered.
898 xhci_writel(xhci, temp | PORT_POWER,
899 port_array[wIndex]);
901 temp = xhci_readl(xhci, port_array[wIndex]);
902 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
904 spin_unlock_irqrestore(&xhci->lock, flags);
905 temp = usb_acpi_power_manageable(hcd->self.root_hub,
906 wIndex);
907 if (temp)
908 usb_acpi_set_power_state(hcd->self.root_hub,
909 wIndex, true);
910 spin_lock_irqsave(&xhci->lock, flags);
911 break;
912 case USB_PORT_FEAT_RESET:
913 temp = (temp | PORT_RESET);
914 xhci_writel(xhci, temp, port_array[wIndex]);
916 temp = xhci_readl(xhci, port_array[wIndex]);
917 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
918 break;
919 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
920 xhci_set_remote_wake_mask(xhci, port_array,
921 wIndex, wake_mask);
922 temp = xhci_readl(xhci, port_array[wIndex]);
923 xhci_dbg(xhci, "set port remote wake mask, "
924 "actual port %d status = 0x%x\n",
925 wIndex, temp);
926 break;
927 case USB_PORT_FEAT_BH_PORT_RESET:
928 temp |= PORT_WR;
929 xhci_writel(xhci, temp, port_array[wIndex]);
931 temp = xhci_readl(xhci, port_array[wIndex]);
932 break;
933 case USB_PORT_FEAT_U1_TIMEOUT:
934 if (hcd->speed != HCD_USB3)
935 goto error;
936 temp = xhci_readl(xhci, port_array[wIndex] + PORTPMSC);
937 temp &= ~PORT_U1_TIMEOUT_MASK;
938 temp |= PORT_U1_TIMEOUT(timeout);
939 xhci_writel(xhci, temp, port_array[wIndex] + PORTPMSC);
940 break;
941 case USB_PORT_FEAT_U2_TIMEOUT:
942 if (hcd->speed != HCD_USB3)
943 goto error;
944 temp = xhci_readl(xhci, port_array[wIndex] + PORTPMSC);
945 temp &= ~PORT_U2_TIMEOUT_MASK;
946 temp |= PORT_U2_TIMEOUT(timeout);
947 xhci_writel(xhci, temp, port_array[wIndex] + PORTPMSC);
948 break;
949 default:
950 goto error;
952 /* unblock any posted writes */
953 temp = xhci_readl(xhci, port_array[wIndex]);
954 break;
955 case ClearPortFeature:
956 if (!wIndex || wIndex > max_ports)
957 goto error;
958 wIndex--;
959 temp = xhci_readl(xhci, port_array[wIndex]);
960 if (temp == 0xffffffff) {
961 retval = -ENODEV;
962 break;
964 /* FIXME: What new port features do we need to support? */
965 temp = xhci_port_state_to_neutral(temp);
966 switch (wValue) {
967 case USB_PORT_FEAT_SUSPEND:
968 temp = xhci_readl(xhci, port_array[wIndex]);
969 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
970 xhci_dbg(xhci, "PORTSC %04x\n", temp);
971 if (temp & PORT_RESET)
972 goto error;
973 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
974 if ((temp & PORT_PE) == 0)
975 goto error;
977 xhci_set_link_state(xhci, port_array, wIndex,
978 XDEV_RESUME);
979 spin_unlock_irqrestore(&xhci->lock, flags);
980 msleep(20);
981 spin_lock_irqsave(&xhci->lock, flags);
982 xhci_set_link_state(xhci, port_array, wIndex,
983 XDEV_U0);
985 bus_state->port_c_suspend |= 1 << wIndex;
987 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
988 wIndex + 1);
989 if (!slot_id) {
990 xhci_dbg(xhci, "slot_id is zero\n");
991 goto error;
993 xhci_ring_device(xhci, slot_id);
994 break;
995 case USB_PORT_FEAT_C_SUSPEND:
996 bus_state->port_c_suspend &= ~(1 << wIndex);
997 case USB_PORT_FEAT_C_RESET:
998 case USB_PORT_FEAT_C_BH_PORT_RESET:
999 case USB_PORT_FEAT_C_CONNECTION:
1000 case USB_PORT_FEAT_C_OVER_CURRENT:
1001 case USB_PORT_FEAT_C_ENABLE:
1002 case USB_PORT_FEAT_C_PORT_LINK_STATE:
1003 xhci_clear_port_change_bit(xhci, wValue, wIndex,
1004 port_array[wIndex], temp);
1005 break;
1006 case USB_PORT_FEAT_ENABLE:
1007 xhci_disable_port(hcd, xhci, wIndex,
1008 port_array[wIndex], temp);
1009 break;
1010 case USB_PORT_FEAT_POWER:
1011 xhci_writel(xhci, temp & ~PORT_POWER,
1012 port_array[wIndex]);
1014 spin_unlock_irqrestore(&xhci->lock, flags);
1015 temp = usb_acpi_power_manageable(hcd->self.root_hub,
1016 wIndex);
1017 if (temp)
1018 usb_acpi_set_power_state(hcd->self.root_hub,
1019 wIndex, false);
1020 spin_lock_irqsave(&xhci->lock, flags);
1021 break;
1022 default:
1023 goto error;
1025 break;
1026 default:
1027 error:
1028 /* "stall" on error */
1029 retval = -EPIPE;
1031 spin_unlock_irqrestore(&xhci->lock, flags);
1032 return retval;
1036 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
1037 * Ports are 0-indexed from the HCD point of view,
1038 * and 1-indexed from the USB core pointer of view.
1040 * Note that the status change bits will be cleared as soon as a port status
1041 * change event is generated, so we use the saved status from that event.
1043 int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
1045 unsigned long flags;
1046 u32 temp, status;
1047 u32 mask;
1048 int i, retval;
1049 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1050 int max_ports;
1051 __le32 __iomem **port_array;
1052 struct xhci_bus_state *bus_state;
1053 bool reset_change = false;
1055 max_ports = xhci_get_ports(hcd, &port_array);
1056 bus_state = &xhci->bus_state[hcd_index(hcd)];
1058 /* Initial status is no changes */
1059 retval = (max_ports + 8) / 8;
1060 memset(buf, 0, retval);
1063 * Inform the usbcore about resume-in-progress by returning
1064 * a non-zero value even if there are no status changes.
1066 status = bus_state->resuming_ports;
1068 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC;
1070 spin_lock_irqsave(&xhci->lock, flags);
1071 /* For each port, did anything change? If so, set that bit in buf. */
1072 for (i = 0; i < max_ports; i++) {
1073 temp = xhci_readl(xhci, port_array[i]);
1074 if (temp == 0xffffffff) {
1075 retval = -ENODEV;
1076 break;
1078 if ((temp & mask) != 0 ||
1079 (bus_state->port_c_suspend & 1 << i) ||
1080 (bus_state->resume_done[i] && time_after_eq(
1081 jiffies, bus_state->resume_done[i]))) {
1082 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
1083 status = 1;
1085 if ((temp & PORT_RC))
1086 reset_change = true;
1088 if (!status && !reset_change) {
1089 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1090 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1092 spin_unlock_irqrestore(&xhci->lock, flags);
1093 return status ? retval : 0;
1096 #ifdef CONFIG_PM
1098 int xhci_bus_suspend(struct usb_hcd *hcd)
1100 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1101 int max_ports, port_index;
1102 __le32 __iomem **port_array;
1103 struct xhci_bus_state *bus_state;
1104 unsigned long flags;
1106 max_ports = xhci_get_ports(hcd, &port_array);
1107 bus_state = &xhci->bus_state[hcd_index(hcd)];
1109 spin_lock_irqsave(&xhci->lock, flags);
1111 if (hcd->self.root_hub->do_remote_wakeup) {
1112 if (bus_state->resuming_ports) {
1113 spin_unlock_irqrestore(&xhci->lock, flags);
1114 xhci_dbg(xhci, "suspend failed because "
1115 "a port is resuming\n");
1116 return -EBUSY;
1120 port_index = max_ports;
1121 bus_state->bus_suspended = 0;
1122 while (port_index--) {
1123 /* suspend the port if the port is not suspended */
1124 u32 t1, t2;
1125 int slot_id;
1127 t1 = xhci_readl(xhci, port_array[port_index]);
1128 t2 = xhci_port_state_to_neutral(t1);
1130 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
1131 xhci_dbg(xhci, "port %d not suspended\n", port_index);
1132 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1133 port_index + 1);
1134 if (slot_id) {
1135 spin_unlock_irqrestore(&xhci->lock, flags);
1136 xhci_stop_device(xhci, slot_id, 1);
1137 spin_lock_irqsave(&xhci->lock, flags);
1139 t2 &= ~PORT_PLS_MASK;
1140 t2 |= PORT_LINK_STROBE | XDEV_U3;
1141 set_bit(port_index, &bus_state->bus_suspended);
1143 /* USB core sets remote wake mask for USB 3.0 hubs,
1144 * including the USB 3.0 roothub, but only if CONFIG_PM_RUNTIME
1145 * is enabled, so also enable remote wake here.
1147 if (hcd->self.root_hub->do_remote_wakeup) {
1148 if (t1 & PORT_CONNECT) {
1149 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1150 t2 &= ~PORT_WKCONN_E;
1151 } else {
1152 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1153 t2 &= ~PORT_WKDISC_E;
1155 } else
1156 t2 &= ~PORT_WAKE_BITS;
1158 t1 = xhci_port_state_to_neutral(t1);
1159 if (t1 != t2)
1160 xhci_writel(xhci, t2, port_array[port_index]);
1162 hcd->state = HC_STATE_SUSPENDED;
1163 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
1164 spin_unlock_irqrestore(&xhci->lock, flags);
1165 return 0;
1168 int xhci_bus_resume(struct usb_hcd *hcd)
1170 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1171 int max_ports, port_index;
1172 __le32 __iomem **port_array;
1173 struct xhci_bus_state *bus_state;
1174 u32 temp;
1175 unsigned long flags;
1177 max_ports = xhci_get_ports(hcd, &port_array);
1178 bus_state = &xhci->bus_state[hcd_index(hcd)];
1180 if (time_before(jiffies, bus_state->next_statechange))
1181 msleep(5);
1183 spin_lock_irqsave(&xhci->lock, flags);
1184 if (!HCD_HW_ACCESSIBLE(hcd)) {
1185 spin_unlock_irqrestore(&xhci->lock, flags);
1186 return -ESHUTDOWN;
1189 /* delay the irqs */
1190 temp = xhci_readl(xhci, &xhci->op_regs->command);
1191 temp &= ~CMD_EIE;
1192 xhci_writel(xhci, temp, &xhci->op_regs->command);
1194 port_index = max_ports;
1195 while (port_index--) {
1196 /* Check whether need resume ports. If needed
1197 resume port and disable remote wakeup */
1198 u32 temp;
1199 int slot_id;
1201 temp = xhci_readl(xhci, port_array[port_index]);
1202 if (DEV_SUPERSPEED(temp))
1203 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1204 else
1205 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
1206 if (test_bit(port_index, &bus_state->bus_suspended) &&
1207 (temp & PORT_PLS_MASK)) {
1208 if (DEV_SUPERSPEED(temp)) {
1209 xhci_set_link_state(xhci, port_array,
1210 port_index, XDEV_U0);
1211 } else {
1212 xhci_set_link_state(xhci, port_array,
1213 port_index, XDEV_RESUME);
1215 spin_unlock_irqrestore(&xhci->lock, flags);
1216 msleep(20);
1217 spin_lock_irqsave(&xhci->lock, flags);
1219 xhci_set_link_state(xhci, port_array,
1220 port_index, XDEV_U0);
1222 /* wait for the port to enter U0 and report port link
1223 * state change.
1225 spin_unlock_irqrestore(&xhci->lock, flags);
1226 msleep(20);
1227 spin_lock_irqsave(&xhci->lock, flags);
1229 /* Clear PLC */
1230 xhci_test_and_clear_bit(xhci, port_array, port_index,
1231 PORT_PLC);
1233 slot_id = xhci_find_slot_id_by_port(hcd,
1234 xhci, port_index + 1);
1235 if (slot_id)
1236 xhci_ring_device(xhci, slot_id);
1237 } else
1238 xhci_writel(xhci, temp, port_array[port_index]);
1241 (void) xhci_readl(xhci, &xhci->op_regs->command);
1243 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
1244 /* re-enable irqs */
1245 temp = xhci_readl(xhci, &xhci->op_regs->command);
1246 temp |= CMD_EIE;
1247 xhci_writel(xhci, temp, &xhci->op_regs->command);
1248 temp = xhci_readl(xhci, &xhci->op_regs->command);
1250 spin_unlock_irqrestore(&xhci->lock, flags);
1251 return 0;
1254 #endif /* CONFIG_PM */