2 * IBM Automatic Server Restart driver.
4 * Copyright (c) 2005 Andrey Panin <pazke@donpac.ru>
6 * Based on driver written by Pete Reynolds.
7 * Copyright (c) IBM Corporation, 1998-2004.
9 * This software may be used and distributed according to the terms
10 * of the GNU Public License, incorporated herein by reference.
13 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
16 #include <linux/kernel.h>
17 #include <linux/module.h>
18 #include <linux/pci.h>
19 #include <linux/timer.h>
20 #include <linux/miscdevice.h>
21 #include <linux/watchdog.h>
22 #include <linux/dmi.h>
24 #include <linux/uaccess.h>
36 #define TOPAZ_ASR_REG_OFFSET 4
37 #define TOPAZ_ASR_TOGGLE 0x40
38 #define TOPAZ_ASR_DISABLE 0x80
40 /* PEARL ASR S/W REGISTER SUPERIO PORT ADDRESSES */
41 #define PEARL_BASE 0xe04
42 #define PEARL_WRITE 0xe06
43 #define PEARL_READ 0xe07
45 #define PEARL_ASR_DISABLE_MASK 0x80 /* bit 7: disable = 1, enable = 0 */
46 #define PEARL_ASR_TOGGLE_MASK 0x40 /* bit 6: 0, then 1, then 0 */
48 /* JASPER OFFSET FROM SIO BASE ADDR TO ASR S/W REGISTERS. */
49 #define JASPER_ASR_REG_OFFSET 0x38
51 #define JASPER_ASR_DISABLE_MASK 0x01 /* bit 0: disable = 1, enable = 0 */
52 #define JASPER_ASR_TOGGLE_MASK 0x02 /* bit 1: 0, then 1, then 0 */
54 #define JUNIPER_BASE_ADDRESS 0x54b /* Base address of Juniper ASR */
55 #define JUNIPER_ASR_DISABLE_MASK 0x01 /* bit 0: disable = 1 enable = 0 */
56 #define JUNIPER_ASR_TOGGLE_MASK 0x02 /* bit 1: 0, then 1, then 0 */
58 #define SPRUCE_BASE_ADDRESS 0x118e /* Base address of Spruce ASR */
59 #define SPRUCE_ASR_DISABLE_MASK 0x01 /* bit 1: disable = 1 enable = 0 */
60 #define SPRUCE_ASR_TOGGLE_MASK 0x02 /* bit 0: 0, then 1, then 0 */
63 static bool nowayout
= WATCHDOG_NOWAYOUT
;
65 static unsigned long asr_is_open
;
66 static char asr_expect_close
;
68 static unsigned int asr_type
, asr_base
, asr_length
;
69 static unsigned int asr_read_addr
, asr_write_addr
;
70 static unsigned char asr_toggle_mask
, asr_disable_mask
;
71 static DEFINE_SPINLOCK(asr_lock
);
73 static void __asr_toggle(void)
77 reg
= inb(asr_read_addr
);
79 outb(reg
& ~asr_toggle_mask
, asr_write_addr
);
80 reg
= inb(asr_read_addr
);
82 outb(reg
| asr_toggle_mask
, asr_write_addr
);
83 reg
= inb(asr_read_addr
);
85 outb(reg
& ~asr_toggle_mask
, asr_write_addr
);
86 reg
= inb(asr_read_addr
);
89 static void asr_toggle(void)
93 spin_unlock(&asr_lock
);
96 static void asr_enable(void)
100 spin_lock(&asr_lock
);
101 if (asr_type
== ASMTYPE_TOPAZ
) {
102 /* asr_write_addr == asr_read_addr */
103 reg
= inb(asr_read_addr
);
104 outb(reg
& ~(TOPAZ_ASR_TOGGLE
| TOPAZ_ASR_DISABLE
),
108 * First make sure the hardware timer is reset by toggling
109 * ASR hardware timer line.
113 reg
= inb(asr_read_addr
);
114 outb(reg
& ~asr_disable_mask
, asr_write_addr
);
116 reg
= inb(asr_read_addr
);
117 spin_unlock(&asr_lock
);
120 static void asr_disable(void)
124 spin_lock(&asr_lock
);
125 reg
= inb(asr_read_addr
);
127 if (asr_type
== ASMTYPE_TOPAZ
)
128 /* asr_write_addr == asr_read_addr */
129 outb(reg
| TOPAZ_ASR_TOGGLE
| TOPAZ_ASR_DISABLE
,
132 outb(reg
| asr_toggle_mask
, asr_write_addr
);
133 reg
= inb(asr_read_addr
);
135 outb(reg
| asr_disable_mask
, asr_write_addr
);
137 reg
= inb(asr_read_addr
);
138 spin_unlock(&asr_lock
);
141 static int __init
asr_get_base_address(void)
143 unsigned char low
, high
;
144 const char *type
= "";
150 /* SELECT SuperIO CHIP FOR QUERYING
151 (WRITE 0x07 TO BOTH 0x2E and 0x2F) */
155 /* SELECT AND READ THE HIGH-NIBBLE OF THE GPIO BASE ADDRESS */
159 /* SELECT AND READ THE LOW-NIBBLE OF THE GPIO BASE ADDRESS */
163 asr_base
= (high
<< 16) | low
;
164 asr_read_addr
= asr_write_addr
=
165 asr_base
+ TOPAZ_ASR_REG_OFFSET
;
175 pdev
= pci_get_bus_and_slot(0, DEVFN(0x1f, 0));
178 pci_read_config_dword(pdev
, 0x58, &r
);
179 asr_base
= r
& 0xFFFE;
182 /* FIXME: need to use pci_config_lock here,
183 but it's not exported */
185 /* spin_lock_irqsave(&pci_config_lock, flags);*/
187 /* Select the SuperIO chip in the PCI I/O port register */
188 outl(0x8000f858, 0xcf8);
190 /* BUS 0, Slot 1F, fnc 0, offset 58 */
193 * Read the base address for the SuperIO chip.
194 * Only the lower 16 bits are valid, but the address is word
195 * aligned so the last bit must be masked off.
197 asr_base
= inl(0xcfc) & 0xfffe;
199 /* spin_unlock_irqrestore(&pci_config_lock, flags);*/
201 asr_read_addr
= asr_write_addr
=
202 asr_base
+ JASPER_ASR_REG_OFFSET
;
203 asr_toggle_mask
= JASPER_ASR_TOGGLE_MASK
;
204 asr_disable_mask
= JASPER_ASR_DISABLE_MASK
;
205 asr_length
= JASPER_ASR_REG_OFFSET
+ 1;
211 asr_base
= PEARL_BASE
;
212 asr_read_addr
= PEARL_READ
;
213 asr_write_addr
= PEARL_WRITE
;
214 asr_toggle_mask
= PEARL_ASR_TOGGLE_MASK
;
215 asr_disable_mask
= PEARL_ASR_DISABLE_MASK
;
219 case ASMTYPE_JUNIPER
:
221 asr_base
= JUNIPER_BASE_ADDRESS
;
222 asr_read_addr
= asr_write_addr
= asr_base
;
223 asr_toggle_mask
= JUNIPER_ASR_TOGGLE_MASK
;
224 asr_disable_mask
= JUNIPER_ASR_DISABLE_MASK
;
229 asr_base
= SPRUCE_BASE_ADDRESS
;
230 asr_read_addr
= asr_write_addr
= asr_base
;
231 asr_toggle_mask
= SPRUCE_ASR_TOGGLE_MASK
;
232 asr_disable_mask
= SPRUCE_ASR_DISABLE_MASK
;
236 if (!request_region(asr_base
, asr_length
, "ibmasr")) {
237 pr_err("address %#x already in use\n", asr_base
);
241 pr_info("found %sASR @ addr %#x\n", type
, asr_base
);
247 static ssize_t
asr_write(struct file
*file
, const char __user
*buf
,
248 size_t count
, loff_t
*ppos
)
254 /* In case it was set long ago */
255 asr_expect_close
= 0;
257 for (i
= 0; i
!= count
; i
++) {
259 if (get_user(c
, buf
+ i
))
262 asr_expect_close
= 42;
270 static long asr_ioctl(struct file
*file
, unsigned int cmd
, unsigned long arg
)
272 static const struct watchdog_info ident
= {
273 .options
= WDIOF_KEEPALIVEPING
|
275 .identity
= "IBM ASR",
277 void __user
*argp
= (void __user
*)arg
;
278 int __user
*p
= argp
;
282 case WDIOC_GETSUPPORT
:
283 return copy_to_user(argp
, &ident
, sizeof(ident
)) ? -EFAULT
: 0;
284 case WDIOC_GETSTATUS
:
285 case WDIOC_GETBOOTSTATUS
:
286 return put_user(0, p
);
287 case WDIOC_SETOPTIONS
:
289 int new_options
, retval
= -EINVAL
;
290 if (get_user(new_options
, p
))
292 if (new_options
& WDIOS_DISABLECARD
) {
296 if (new_options
& WDIOS_ENABLECARD
) {
303 case WDIOC_KEEPALIVE
:
307 * The hardware has a fixed timeout value, so no WDIOC_SETTIMEOUT
308 * and WDIOC_GETTIMEOUT always returns 256.
310 case WDIOC_GETTIMEOUT
:
312 return put_user(heartbeat
, p
);
318 static int asr_open(struct inode
*inode
, struct file
*file
)
320 if (test_and_set_bit(0, &asr_is_open
))
326 return nonseekable_open(inode
, file
);
329 static int asr_release(struct inode
*inode
, struct file
*file
)
331 if (asr_expect_close
== 42)
334 pr_crit("unexpected close, not stopping watchdog!\n");
337 clear_bit(0, &asr_is_open
);
338 asr_expect_close
= 0;
342 static const struct file_operations asr_fops
= {
343 .owner
= THIS_MODULE
,
346 .unlocked_ioctl
= asr_ioctl
,
348 .release
= asr_release
,
351 static struct miscdevice asr_miscdev
= {
352 .minor
= WATCHDOG_MINOR
,
363 static struct ibmasr_id __initdata ibmasr_id_table
[] = {
364 { "IBM Automatic Server Restart - eserver xSeries 220", ASMTYPE_TOPAZ
},
365 { "IBM Automatic Server Restart - Machine Type 8673", ASMTYPE_PEARL
},
366 { "IBM Automatic Server Restart - Machine Type 8480", ASMTYPE_JASPER
},
367 { "IBM Automatic Server Restart - Machine Type 8482", ASMTYPE_JUNIPER
},
368 { "IBM Automatic Server Restart - Machine Type 8648", ASMTYPE_SPRUCE
},
372 static int __init
ibmasr_init(void)
374 struct ibmasr_id
*id
;
377 for (id
= ibmasr_id_table
; id
->desc
; id
++) {
378 if (dmi_find_device(DMI_DEV_TYPE_OTHER
, id
->desc
, NULL
)) {
387 rc
= asr_get_base_address();
391 rc
= misc_register(&asr_miscdev
);
393 release_region(asr_base
, asr_length
);
394 pr_err("failed to register misc device\n");
401 static void __exit
ibmasr_exit(void)
406 misc_deregister(&asr_miscdev
);
408 release_region(asr_base
, asr_length
);
411 module_init(ibmasr_init
);
412 module_exit(ibmasr_exit
);
414 module_param(nowayout
, bool, 0);
415 MODULE_PARM_DESC(nowayout
,
416 "Watchdog cannot be stopped once started (default="
417 __MODULE_STRING(WATCHDOG_NOWAYOUT
) ")");
419 MODULE_DESCRIPTION("IBM Automatic Server Restart driver");
420 MODULE_AUTHOR("Andrey Panin");
421 MODULE_LICENSE("GPL");
422 MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR
);