ixgbe: change the eeprom version reported by ethtool
[linux-2.6.git] / drivers / net / ethernet / 3com / 3c59x.c
blob9ca45dcba755e811af2bfeb3babe989e77c65f45
1 /* EtherLinkXL.c: A 3Com EtherLink PCI III/XL ethernet driver for linux. */
2 /*
3 Written 1996-1999 by Donald Becker.
5 This software may be used and distributed according to the terms
6 of the GNU General Public License, incorporated herein by reference.
8 This driver is for the 3Com "Vortex" and "Boomerang" series ethercards.
9 Members of the series include Fast EtherLink 3c590/3c592/3c595/3c597
10 and the EtherLink XL 3c900 and 3c905 cards.
12 Problem reports and questions should be directed to
13 vortex@scyld.com
15 The author may be reached as becker@scyld.com, or C/O
16 Scyld Computing Corporation
17 410 Severn Ave., Suite 210
18 Annapolis MD 21403
23 * FIXME: This driver _could_ support MTU changing, but doesn't. See Don's hamachi.c implementation
24 * as well as other drivers
26 * NOTE: If you make 'vortex_debug' a constant (#define vortex_debug 0) the driver shrinks by 2k
27 * due to dead code elimination. There will be some performance benefits from this due to
28 * elimination of all the tests and reduced cache footprint.
32 #define DRV_NAME "3c59x"
36 /* A few values that may be tweaked. */
37 /* Keep the ring sizes a power of two for efficiency. */
38 #define TX_RING_SIZE 16
39 #define RX_RING_SIZE 32
40 #define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
42 /* "Knobs" that adjust features and parameters. */
43 /* Set the copy breakpoint for the copy-only-tiny-frames scheme.
44 Setting to > 1512 effectively disables this feature. */
45 #ifndef __arm__
46 static int rx_copybreak = 200;
47 #else
48 /* ARM systems perform better by disregarding the bus-master
49 transfer capability of these cards. -- rmk */
50 static int rx_copybreak = 1513;
51 #endif
52 /* Allow setting MTU to a larger size, bypassing the normal ethernet setup. */
53 static const int mtu = 1500;
54 /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
55 static int max_interrupt_work = 32;
56 /* Tx timeout interval (millisecs) */
57 static int watchdog = 5000;
59 /* Allow aggregation of Tx interrupts. Saves CPU load at the cost
60 * of possible Tx stalls if the system is blocking interrupts
61 * somewhere else. Undefine this to disable.
63 #define tx_interrupt_mitigation 1
65 /* Put out somewhat more debugging messages. (0: no msg, 1 minimal .. 6). */
66 #define vortex_debug debug
67 #ifdef VORTEX_DEBUG
68 static int vortex_debug = VORTEX_DEBUG;
69 #else
70 static int vortex_debug = 1;
71 #endif
73 #include <linux/module.h>
74 #include <linux/kernel.h>
75 #include <linux/string.h>
76 #include <linux/timer.h>
77 #include <linux/errno.h>
78 #include <linux/in.h>
79 #include <linux/ioport.h>
80 #include <linux/interrupt.h>
81 #include <linux/pci.h>
82 #include <linux/mii.h>
83 #include <linux/init.h>
84 #include <linux/netdevice.h>
85 #include <linux/etherdevice.h>
86 #include <linux/skbuff.h>
87 #include <linux/ethtool.h>
88 #include <linux/highmem.h>
89 #include <linux/eisa.h>
90 #include <linux/bitops.h>
91 #include <linux/jiffies.h>
92 #include <linux/gfp.h>
93 #include <asm/irq.h> /* For nr_irqs only. */
94 #include <asm/io.h>
95 #include <asm/uaccess.h>
97 /* Kernel compatibility defines, some common to David Hinds' PCMCIA package.
98 This is only in the support-all-kernels source code. */
100 #define RUN_AT(x) (jiffies + (x))
102 #include <linux/delay.h>
105 static const char version[] __devinitconst =
106 DRV_NAME ": Donald Becker and others.\n";
108 MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
109 MODULE_DESCRIPTION("3Com 3c59x/3c9xx ethernet driver ");
110 MODULE_LICENSE("GPL");
113 /* Operational parameter that usually are not changed. */
115 /* The Vortex size is twice that of the original EtherLinkIII series: the
116 runtime register window, window 1, is now always mapped in.
117 The Boomerang size is twice as large as the Vortex -- it has additional
118 bus master control registers. */
119 #define VORTEX_TOTAL_SIZE 0x20
120 #define BOOMERANG_TOTAL_SIZE 0x40
122 /* Set iff a MII transceiver on any interface requires mdio preamble.
123 This only set with the original DP83840 on older 3c905 boards, so the extra
124 code size of a per-interface flag is not worthwhile. */
125 static char mii_preamble_required;
127 #define PFX DRV_NAME ": "
132 Theory of Operation
134 I. Board Compatibility
136 This device driver is designed for the 3Com FastEtherLink and FastEtherLink
137 XL, 3Com's PCI to 10/100baseT adapters. It also works with the 10Mbs
138 versions of the FastEtherLink cards. The supported product IDs are
139 3c590, 3c592, 3c595, 3c597, 3c900, 3c905
141 The related ISA 3c515 is supported with a separate driver, 3c515.c, included
142 with the kernel source or available from
143 cesdis.gsfc.nasa.gov:/pub/linux/drivers/3c515.html
145 II. Board-specific settings
147 PCI bus devices are configured by the system at boot time, so no jumpers
148 need to be set on the board. The system BIOS should be set to assign the
149 PCI INTA signal to an otherwise unused system IRQ line.
151 The EEPROM settings for media type and forced-full-duplex are observed.
152 The EEPROM media type should be left at the default "autoselect" unless using
153 10base2 or AUI connections which cannot be reliably detected.
155 III. Driver operation
157 The 3c59x series use an interface that's very similar to the previous 3c5x9
158 series. The primary interface is two programmed-I/O FIFOs, with an
159 alternate single-contiguous-region bus-master transfer (see next).
161 The 3c900 "Boomerang" series uses a full-bus-master interface with separate
162 lists of transmit and receive descriptors, similar to the AMD LANCE/PCnet,
163 DEC Tulip and Intel Speedo3. The first chip version retains a compatible
164 programmed-I/O interface that has been removed in 'B' and subsequent board
165 revisions.
167 One extension that is advertised in a very large font is that the adapters
168 are capable of being bus masters. On the Vortex chip this capability was
169 only for a single contiguous region making it far less useful than the full
170 bus master capability. There is a significant performance impact of taking
171 an extra interrupt or polling for the completion of each transfer, as well
172 as difficulty sharing the single transfer engine between the transmit and
173 receive threads. Using DMA transfers is a win only with large blocks or
174 with the flawed versions of the Intel Orion motherboard PCI controller.
176 The Boomerang chip's full-bus-master interface is useful, and has the
177 currently-unused advantages over other similar chips that queued transmit
178 packets may be reordered and receive buffer groups are associated with a
179 single frame.
181 With full-bus-master support, this driver uses a "RX_COPYBREAK" scheme.
182 Rather than a fixed intermediate receive buffer, this scheme allocates
183 full-sized skbuffs as receive buffers. The value RX_COPYBREAK is used as
184 the copying breakpoint: it is chosen to trade-off the memory wasted by
185 passing the full-sized skbuff to the queue layer for all frames vs. the
186 copying cost of copying a frame to a correctly-sized skbuff.
188 IIIC. Synchronization
189 The driver runs as two independent, single-threaded flows of control. One
190 is the send-packet routine, which enforces single-threaded use by the
191 dev->tbusy flag. The other thread is the interrupt handler, which is single
192 threaded by the hardware and other software.
194 IV. Notes
196 Thanks to Cameron Spitzer and Terry Murphy of 3Com for providing development
197 3c590, 3c595, and 3c900 boards.
198 The name "Vortex" is the internal 3Com project name for the PCI ASIC, and
199 the EISA version is called "Demon". According to Terry these names come
200 from rides at the local amusement park.
202 The new chips support both ethernet (1.5K) and FDDI (4.5K) packet sizes!
203 This driver only supports ethernet packets because of the skbuff allocation
204 limit of 4K.
207 /* This table drives the PCI probe routines. It's mostly boilerplate in all
208 of the drivers, and will likely be provided by some future kernel.
210 enum pci_flags_bit {
211 PCI_USES_MASTER=4,
214 enum { IS_VORTEX=1, IS_BOOMERANG=2, IS_CYCLONE=4, IS_TORNADO=8,
215 EEPROM_8BIT=0x10, /* AKPM: Uses 0x230 as the base bitmaps for EEPROM reads */
216 HAS_PWR_CTRL=0x20, HAS_MII=0x40, HAS_NWAY=0x80, HAS_CB_FNS=0x100,
217 INVERT_MII_PWR=0x200, INVERT_LED_PWR=0x400, MAX_COLLISION_RESET=0x800,
218 EEPROM_OFFSET=0x1000, HAS_HWCKSM=0x2000, WNO_XCVR_PWR=0x4000,
219 EXTRA_PREAMBLE=0x8000, EEPROM_RESET=0x10000, };
221 enum vortex_chips {
222 CH_3C590 = 0,
223 CH_3C592,
224 CH_3C597,
225 CH_3C595_1,
226 CH_3C595_2,
228 CH_3C595_3,
229 CH_3C900_1,
230 CH_3C900_2,
231 CH_3C900_3,
232 CH_3C900_4,
234 CH_3C900_5,
235 CH_3C900B_FL,
236 CH_3C905_1,
237 CH_3C905_2,
238 CH_3C905B_TX,
239 CH_3C905B_1,
241 CH_3C905B_2,
242 CH_3C905B_FX,
243 CH_3C905C,
244 CH_3C9202,
245 CH_3C980,
246 CH_3C9805,
248 CH_3CSOHO100_TX,
249 CH_3C555,
250 CH_3C556,
251 CH_3C556B,
252 CH_3C575,
254 CH_3C575_1,
255 CH_3CCFE575,
256 CH_3CCFE575CT,
257 CH_3CCFE656,
258 CH_3CCFEM656,
260 CH_3CCFEM656_1,
261 CH_3C450,
262 CH_3C920,
263 CH_3C982A,
264 CH_3C982B,
266 CH_905BT4,
267 CH_920B_EMB_WNM,
271 /* note: this array directly indexed by above enums, and MUST
272 * be kept in sync with both the enums above, and the PCI device
273 * table below
275 static struct vortex_chip_info {
276 const char *name;
277 int flags;
278 int drv_flags;
279 int io_size;
280 } vortex_info_tbl[] __devinitdata = {
281 {"3c590 Vortex 10Mbps",
282 PCI_USES_MASTER, IS_VORTEX, 32, },
283 {"3c592 EISA 10Mbps Demon/Vortex", /* AKPM: from Don's 3c59x_cb.c 0.49H */
284 PCI_USES_MASTER, IS_VORTEX, 32, },
285 {"3c597 EISA Fast Demon/Vortex", /* AKPM: from Don's 3c59x_cb.c 0.49H */
286 PCI_USES_MASTER, IS_VORTEX, 32, },
287 {"3c595 Vortex 100baseTx",
288 PCI_USES_MASTER, IS_VORTEX, 32, },
289 {"3c595 Vortex 100baseT4",
290 PCI_USES_MASTER, IS_VORTEX, 32, },
292 {"3c595 Vortex 100base-MII",
293 PCI_USES_MASTER, IS_VORTEX, 32, },
294 {"3c900 Boomerang 10baseT",
295 PCI_USES_MASTER, IS_BOOMERANG|EEPROM_RESET, 64, },
296 {"3c900 Boomerang 10Mbps Combo",
297 PCI_USES_MASTER, IS_BOOMERANG|EEPROM_RESET, 64, },
298 {"3c900 Cyclone 10Mbps TPO", /* AKPM: from Don's 0.99M */
299 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
300 {"3c900 Cyclone 10Mbps Combo",
301 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
303 {"3c900 Cyclone 10Mbps TPC", /* AKPM: from Don's 0.99M */
304 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
305 {"3c900B-FL Cyclone 10base-FL",
306 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
307 {"3c905 Boomerang 100baseTx",
308 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_RESET, 64, },
309 {"3c905 Boomerang 100baseT4",
310 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_RESET, 64, },
311 {"3C905B-TX Fast Etherlink XL PCI",
312 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
313 {"3c905B Cyclone 100baseTx",
314 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
316 {"3c905B Cyclone 10/100/BNC",
317 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM, 128, },
318 {"3c905B-FX Cyclone 100baseFx",
319 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, },
320 {"3c905C Tornado",
321 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
322 {"3c920B-EMB-WNM (ATI Radeon 9100 IGP)",
323 PCI_USES_MASTER, IS_TORNADO|HAS_MII|HAS_HWCKSM, 128, },
324 {"3c980 Cyclone",
325 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
327 {"3c980C Python-T",
328 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM, 128, },
329 {"3cSOHO100-TX Hurricane",
330 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
331 {"3c555 Laptop Hurricane",
332 PCI_USES_MASTER, IS_CYCLONE|EEPROM_8BIT|HAS_HWCKSM, 128, },
333 {"3c556 Laptop Tornado",
334 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|EEPROM_8BIT|HAS_CB_FNS|INVERT_MII_PWR|
335 HAS_HWCKSM, 128, },
336 {"3c556B Laptop Hurricane",
337 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|EEPROM_OFFSET|HAS_CB_FNS|INVERT_MII_PWR|
338 WNO_XCVR_PWR|HAS_HWCKSM, 128, },
340 {"3c575 [Megahertz] 10/100 LAN CardBus",
341 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_8BIT, 128, },
342 {"3c575 Boomerang CardBus",
343 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_8BIT, 128, },
344 {"3CCFE575BT Cyclone CardBus",
345 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|
346 INVERT_LED_PWR|HAS_HWCKSM, 128, },
347 {"3CCFE575CT Tornado CardBus",
348 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR|
349 MAX_COLLISION_RESET|HAS_HWCKSM, 128, },
350 {"3CCFE656 Cyclone CardBus",
351 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR|
352 INVERT_LED_PWR|HAS_HWCKSM, 128, },
354 {"3CCFEM656B Cyclone+Winmodem CardBus",
355 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR|
356 INVERT_LED_PWR|HAS_HWCKSM, 128, },
357 {"3CXFEM656C Tornado+Winmodem CardBus", /* From pcmcia-cs-3.1.5 */
358 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR|
359 MAX_COLLISION_RESET|HAS_HWCKSM, 128, },
360 {"3c450 HomePNA Tornado", /* AKPM: from Don's 0.99Q */
361 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM, 128, },
362 {"3c920 Tornado",
363 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM, 128, },
364 {"3c982 Hydra Dual Port A",
365 PCI_USES_MASTER, IS_TORNADO|HAS_HWCKSM|HAS_NWAY, 128, },
367 {"3c982 Hydra Dual Port B",
368 PCI_USES_MASTER, IS_TORNADO|HAS_HWCKSM|HAS_NWAY, 128, },
369 {"3c905B-T4",
370 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, },
371 {"3c920B-EMB-WNM Tornado",
372 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM, 128, },
374 {NULL,}, /* NULL terminated list. */
378 static DEFINE_PCI_DEVICE_TABLE(vortex_pci_tbl) = {
379 { 0x10B7, 0x5900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C590 },
380 { 0x10B7, 0x5920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C592 },
381 { 0x10B7, 0x5970, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C597 },
382 { 0x10B7, 0x5950, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C595_1 },
383 { 0x10B7, 0x5951, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C595_2 },
385 { 0x10B7, 0x5952, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C595_3 },
386 { 0x10B7, 0x9000, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_1 },
387 { 0x10B7, 0x9001, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_2 },
388 { 0x10B7, 0x9004, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_3 },
389 { 0x10B7, 0x9005, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_4 },
391 { 0x10B7, 0x9006, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_5 },
392 { 0x10B7, 0x900A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900B_FL },
393 { 0x10B7, 0x9050, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905_1 },
394 { 0x10B7, 0x9051, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905_2 },
395 { 0x10B7, 0x9054, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_TX },
396 { 0x10B7, 0x9055, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_1 },
398 { 0x10B7, 0x9058, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_2 },
399 { 0x10B7, 0x905A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_FX },
400 { 0x10B7, 0x9200, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905C },
401 { 0x10B7, 0x9202, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C9202 },
402 { 0x10B7, 0x9800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C980 },
403 { 0x10B7, 0x9805, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C9805 },
405 { 0x10B7, 0x7646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CSOHO100_TX },
406 { 0x10B7, 0x5055, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C555 },
407 { 0x10B7, 0x6055, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C556 },
408 { 0x10B7, 0x6056, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C556B },
409 { 0x10B7, 0x5b57, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C575 },
411 { 0x10B7, 0x5057, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C575_1 },
412 { 0x10B7, 0x5157, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFE575 },
413 { 0x10B7, 0x5257, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFE575CT },
414 { 0x10B7, 0x6560, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFE656 },
415 { 0x10B7, 0x6562, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFEM656 },
417 { 0x10B7, 0x6564, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFEM656_1 },
418 { 0x10B7, 0x4500, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C450 },
419 { 0x10B7, 0x9201, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C920 },
420 { 0x10B7, 0x1201, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C982A },
421 { 0x10B7, 0x1202, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C982B },
423 { 0x10B7, 0x9056, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_905BT4 },
424 { 0x10B7, 0x9210, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_920B_EMB_WNM },
426 {0,} /* 0 terminated list. */
428 MODULE_DEVICE_TABLE(pci, vortex_pci_tbl);
431 /* Operational definitions.
432 These are not used by other compilation units and thus are not
433 exported in a ".h" file.
435 First the windows. There are eight register windows, with the command
436 and status registers available in each.
438 #define EL3_CMD 0x0e
439 #define EL3_STATUS 0x0e
441 /* The top five bits written to EL3_CMD are a command, the lower
442 11 bits are the parameter, if applicable.
443 Note that 11 parameters bits was fine for ethernet, but the new chip
444 can handle FDDI length frames (~4500 octets) and now parameters count
445 32-bit 'Dwords' rather than octets. */
447 enum vortex_cmd {
448 TotalReset = 0<<11, SelectWindow = 1<<11, StartCoax = 2<<11,
449 RxDisable = 3<<11, RxEnable = 4<<11, RxReset = 5<<11,
450 UpStall = 6<<11, UpUnstall = (6<<11)+1,
451 DownStall = (6<<11)+2, DownUnstall = (6<<11)+3,
452 RxDiscard = 8<<11, TxEnable = 9<<11, TxDisable = 10<<11, TxReset = 11<<11,
453 FakeIntr = 12<<11, AckIntr = 13<<11, SetIntrEnb = 14<<11,
454 SetStatusEnb = 15<<11, SetRxFilter = 16<<11, SetRxThreshold = 17<<11,
455 SetTxThreshold = 18<<11, SetTxStart = 19<<11,
456 StartDMAUp = 20<<11, StartDMADown = (20<<11)+1, StatsEnable = 21<<11,
457 StatsDisable = 22<<11, StopCoax = 23<<11, SetFilterBit = 25<<11,};
459 /* The SetRxFilter command accepts the following classes: */
460 enum RxFilter {
461 RxStation = 1, RxMulticast = 2, RxBroadcast = 4, RxProm = 8 };
463 /* Bits in the general status register. */
464 enum vortex_status {
465 IntLatch = 0x0001, HostError = 0x0002, TxComplete = 0x0004,
466 TxAvailable = 0x0008, RxComplete = 0x0010, RxEarly = 0x0020,
467 IntReq = 0x0040, StatsFull = 0x0080,
468 DMADone = 1<<8, DownComplete = 1<<9, UpComplete = 1<<10,
469 DMAInProgress = 1<<11, /* DMA controller is still busy.*/
470 CmdInProgress = 1<<12, /* EL3_CMD is still busy.*/
473 /* Register window 1 offsets, the window used in normal operation.
474 On the Vortex this window is always mapped at offsets 0x10-0x1f. */
475 enum Window1 {
476 TX_FIFO = 0x10, RX_FIFO = 0x10, RxErrors = 0x14,
477 RxStatus = 0x18, Timer=0x1A, TxStatus = 0x1B,
478 TxFree = 0x1C, /* Remaining free bytes in Tx buffer. */
480 enum Window0 {
481 Wn0EepromCmd = 10, /* Window 0: EEPROM command register. */
482 Wn0EepromData = 12, /* Window 0: EEPROM results register. */
483 IntrStatus=0x0E, /* Valid in all windows. */
485 enum Win0_EEPROM_bits {
486 EEPROM_Read = 0x80, EEPROM_WRITE = 0x40, EEPROM_ERASE = 0xC0,
487 EEPROM_EWENB = 0x30, /* Enable erasing/writing for 10 msec. */
488 EEPROM_EWDIS = 0x00, /* Disable EWENB before 10 msec timeout. */
490 /* EEPROM locations. */
491 enum eeprom_offset {
492 PhysAddr01=0, PhysAddr23=1, PhysAddr45=2, ModelID=3,
493 EtherLink3ID=7, IFXcvrIO=8, IRQLine=9,
494 NodeAddr01=10, NodeAddr23=11, NodeAddr45=12,
495 DriverTune=13, Checksum=15};
497 enum Window2 { /* Window 2. */
498 Wn2_ResetOptions=12,
500 enum Window3 { /* Window 3: MAC/config bits. */
501 Wn3_Config=0, Wn3_MaxPktSize=4, Wn3_MAC_Ctrl=6, Wn3_Options=8,
504 #define BFEXT(value, offset, bitcount) \
505 ((((unsigned long)(value)) >> (offset)) & ((1 << (bitcount)) - 1))
507 #define BFINS(lhs, rhs, offset, bitcount) \
508 (((lhs) & ~((((1 << (bitcount)) - 1)) << (offset))) | \
509 (((rhs) & ((1 << (bitcount)) - 1)) << (offset)))
511 #define RAM_SIZE(v) BFEXT(v, 0, 3)
512 #define RAM_WIDTH(v) BFEXT(v, 3, 1)
513 #define RAM_SPEED(v) BFEXT(v, 4, 2)
514 #define ROM_SIZE(v) BFEXT(v, 6, 2)
515 #define RAM_SPLIT(v) BFEXT(v, 16, 2)
516 #define XCVR(v) BFEXT(v, 20, 4)
517 #define AUTOSELECT(v) BFEXT(v, 24, 1)
519 enum Window4 { /* Window 4: Xcvr/media bits. */
520 Wn4_FIFODiag = 4, Wn4_NetDiag = 6, Wn4_PhysicalMgmt=8, Wn4_Media = 10,
522 enum Win4_Media_bits {
523 Media_SQE = 0x0008, /* Enable SQE error counting for AUI. */
524 Media_10TP = 0x00C0, /* Enable link beat and jabber for 10baseT. */
525 Media_Lnk = 0x0080, /* Enable just link beat for 100TX/100FX. */
526 Media_LnkBeat = 0x0800,
528 enum Window7 { /* Window 7: Bus Master control. */
529 Wn7_MasterAddr = 0, Wn7_VlanEtherType=4, Wn7_MasterLen = 6,
530 Wn7_MasterStatus = 12,
532 /* Boomerang bus master control registers. */
533 enum MasterCtrl {
534 PktStatus = 0x20, DownListPtr = 0x24, FragAddr = 0x28, FragLen = 0x2c,
535 TxFreeThreshold = 0x2f, UpPktStatus = 0x30, UpListPtr = 0x38,
538 /* The Rx and Tx descriptor lists.
539 Caution Alpha hackers: these types are 32 bits! Note also the 8 byte
540 alignment contraint on tx_ring[] and rx_ring[]. */
541 #define LAST_FRAG 0x80000000 /* Last Addr/Len pair in descriptor. */
542 #define DN_COMPLETE 0x00010000 /* This packet has been downloaded */
543 struct boom_rx_desc {
544 __le32 next; /* Last entry points to 0. */
545 __le32 status;
546 __le32 addr; /* Up to 63 addr/len pairs possible. */
547 __le32 length; /* Set LAST_FRAG to indicate last pair. */
549 /* Values for the Rx status entry. */
550 enum rx_desc_status {
551 RxDComplete=0x00008000, RxDError=0x4000,
552 /* See boomerang_rx() for actual error bits */
553 IPChksumErr=1<<25, TCPChksumErr=1<<26, UDPChksumErr=1<<27,
554 IPChksumValid=1<<29, TCPChksumValid=1<<30, UDPChksumValid=1<<31,
557 #ifdef MAX_SKB_FRAGS
558 #define DO_ZEROCOPY 1
559 #else
560 #define DO_ZEROCOPY 0
561 #endif
563 struct boom_tx_desc {
564 __le32 next; /* Last entry points to 0. */
565 __le32 status; /* bits 0:12 length, others see below. */
566 #if DO_ZEROCOPY
567 struct {
568 __le32 addr;
569 __le32 length;
570 } frag[1+MAX_SKB_FRAGS];
571 #else
572 __le32 addr;
573 __le32 length;
574 #endif
577 /* Values for the Tx status entry. */
578 enum tx_desc_status {
579 CRCDisable=0x2000, TxDComplete=0x8000,
580 AddIPChksum=0x02000000, AddTCPChksum=0x04000000, AddUDPChksum=0x08000000,
581 TxIntrUploaded=0x80000000, /* IRQ when in FIFO, but maybe not sent. */
584 /* Chip features we care about in vp->capabilities, read from the EEPROM. */
585 enum ChipCaps { CapBusMaster=0x20, CapPwrMgmt=0x2000 };
587 struct vortex_extra_stats {
588 unsigned long tx_deferred;
589 unsigned long tx_max_collisions;
590 unsigned long tx_multiple_collisions;
591 unsigned long tx_single_collisions;
592 unsigned long rx_bad_ssd;
595 struct vortex_private {
596 /* The Rx and Tx rings should be quad-word-aligned. */
597 struct boom_rx_desc* rx_ring;
598 struct boom_tx_desc* tx_ring;
599 dma_addr_t rx_ring_dma;
600 dma_addr_t tx_ring_dma;
601 /* The addresses of transmit- and receive-in-place skbuffs. */
602 struct sk_buff* rx_skbuff[RX_RING_SIZE];
603 struct sk_buff* tx_skbuff[TX_RING_SIZE];
604 unsigned int cur_rx, cur_tx; /* The next free ring entry */
605 unsigned int dirty_rx, dirty_tx; /* The ring entries to be free()ed. */
606 struct vortex_extra_stats xstats; /* NIC-specific extra stats */
607 struct sk_buff *tx_skb; /* Packet being eaten by bus master ctrl. */
608 dma_addr_t tx_skb_dma; /* Allocated DMA address for bus master ctrl DMA. */
610 /* PCI configuration space information. */
611 struct device *gendev;
612 void __iomem *ioaddr; /* IO address space */
613 void __iomem *cb_fn_base; /* CardBus function status addr space. */
615 /* Some values here only for performance evaluation and path-coverage */
616 int rx_nocopy, rx_copy, queued_packet, rx_csumhits;
617 int card_idx;
619 /* The remainder are related to chip state, mostly media selection. */
620 struct timer_list timer; /* Media selection timer. */
621 struct timer_list rx_oom_timer; /* Rx skb allocation retry timer */
622 int options; /* User-settable misc. driver options. */
623 unsigned int media_override:4, /* Passed-in media type. */
624 default_media:4, /* Read from the EEPROM/Wn3_Config. */
625 full_duplex:1, autoselect:1,
626 bus_master:1, /* Vortex can only do a fragment bus-m. */
627 full_bus_master_tx:1, full_bus_master_rx:2, /* Boomerang */
628 flow_ctrl:1, /* Use 802.3x flow control (PAUSE only) */
629 partner_flow_ctrl:1, /* Partner supports flow control */
630 has_nway:1,
631 enable_wol:1, /* Wake-on-LAN is enabled */
632 pm_state_valid:1, /* pci_dev->saved_config_space has sane contents */
633 open:1,
634 medialock:1,
635 must_free_region:1, /* Flag: if zero, Cardbus owns the I/O region */
636 large_frames:1, /* accept large frames */
637 handling_irq:1; /* private in_irq indicator */
638 /* {get|set}_wol operations are already serialized by rtnl.
639 * no additional locking is required for the enable_wol and acpi_set_WOL()
641 int drv_flags;
642 u16 status_enable;
643 u16 intr_enable;
644 u16 available_media; /* From Wn3_Options. */
645 u16 capabilities, info1, info2; /* Various, from EEPROM. */
646 u16 advertising; /* NWay media advertisement */
647 unsigned char phys[2]; /* MII device addresses. */
648 u16 deferred; /* Resend these interrupts when we
649 * bale from the ISR */
650 u16 io_size; /* Size of PCI region (for release_region) */
652 /* Serialises access to hardware other than MII and variables below.
653 * The lock hierarchy is rtnl_lock > {lock, mii_lock} > window_lock. */
654 spinlock_t lock;
656 spinlock_t mii_lock; /* Serialises access to MII */
657 struct mii_if_info mii; /* MII lib hooks/info */
658 spinlock_t window_lock; /* Serialises access to windowed regs */
659 int window; /* Register window */
662 static void window_set(struct vortex_private *vp, int window)
664 if (window != vp->window) {
665 iowrite16(SelectWindow + window, vp->ioaddr + EL3_CMD);
666 vp->window = window;
670 #define DEFINE_WINDOW_IO(size) \
671 static u ## size \
672 window_read ## size(struct vortex_private *vp, int window, int addr) \
674 unsigned long flags; \
675 u ## size ret; \
676 spin_lock_irqsave(&vp->window_lock, flags); \
677 window_set(vp, window); \
678 ret = ioread ## size(vp->ioaddr + addr); \
679 spin_unlock_irqrestore(&vp->window_lock, flags); \
680 return ret; \
682 static void \
683 window_write ## size(struct vortex_private *vp, u ## size value, \
684 int window, int addr) \
686 unsigned long flags; \
687 spin_lock_irqsave(&vp->window_lock, flags); \
688 window_set(vp, window); \
689 iowrite ## size(value, vp->ioaddr + addr); \
690 spin_unlock_irqrestore(&vp->window_lock, flags); \
692 DEFINE_WINDOW_IO(8)
693 DEFINE_WINDOW_IO(16)
694 DEFINE_WINDOW_IO(32)
696 #ifdef CONFIG_PCI
697 #define DEVICE_PCI(dev) (((dev)->bus == &pci_bus_type) ? to_pci_dev((dev)) : NULL)
698 #else
699 #define DEVICE_PCI(dev) NULL
700 #endif
702 #define VORTEX_PCI(vp) \
703 ((struct pci_dev *) (((vp)->gendev) ? DEVICE_PCI((vp)->gendev) : NULL))
705 #ifdef CONFIG_EISA
706 #define DEVICE_EISA(dev) (((dev)->bus == &eisa_bus_type) ? to_eisa_device((dev)) : NULL)
707 #else
708 #define DEVICE_EISA(dev) NULL
709 #endif
711 #define VORTEX_EISA(vp) \
712 ((struct eisa_device *) (((vp)->gendev) ? DEVICE_EISA((vp)->gendev) : NULL))
714 /* The action to take with a media selection timer tick.
715 Note that we deviate from the 3Com order by checking 10base2 before AUI.
717 enum xcvr_types {
718 XCVR_10baseT=0, XCVR_AUI, XCVR_10baseTOnly, XCVR_10base2, XCVR_100baseTx,
719 XCVR_100baseFx, XCVR_MII=6, XCVR_NWAY=8, XCVR_ExtMII=9, XCVR_Default=10,
722 static const struct media_table {
723 char *name;
724 unsigned int media_bits:16, /* Bits to set in Wn4_Media register. */
725 mask:8, /* The transceiver-present bit in Wn3_Config.*/
726 next:8; /* The media type to try next. */
727 int wait; /* Time before we check media status. */
728 } media_tbl[] = {
729 { "10baseT", Media_10TP,0x08, XCVR_10base2, (14*HZ)/10},
730 { "10Mbs AUI", Media_SQE, 0x20, XCVR_Default, (1*HZ)/10},
731 { "undefined", 0, 0x80, XCVR_10baseT, 10000},
732 { "10base2", 0, 0x10, XCVR_AUI, (1*HZ)/10},
733 { "100baseTX", Media_Lnk, 0x02, XCVR_100baseFx, (14*HZ)/10},
734 { "100baseFX", Media_Lnk, 0x04, XCVR_MII, (14*HZ)/10},
735 { "MII", 0, 0x41, XCVR_10baseT, 3*HZ },
736 { "undefined", 0, 0x01, XCVR_10baseT, 10000},
737 { "Autonegotiate", 0, 0x41, XCVR_10baseT, 3*HZ},
738 { "MII-External", 0, 0x41, XCVR_10baseT, 3*HZ },
739 { "Default", 0, 0xFF, XCVR_10baseT, 10000},
742 static struct {
743 const char str[ETH_GSTRING_LEN];
744 } ethtool_stats_keys[] = {
745 { "tx_deferred" },
746 { "tx_max_collisions" },
747 { "tx_multiple_collisions" },
748 { "tx_single_collisions" },
749 { "rx_bad_ssd" },
752 /* number of ETHTOOL_GSTATS u64's */
753 #define VORTEX_NUM_STATS 5
755 static int vortex_probe1(struct device *gendev, void __iomem *ioaddr, int irq,
756 int chip_idx, int card_idx);
757 static int vortex_up(struct net_device *dev);
758 static void vortex_down(struct net_device *dev, int final);
759 static int vortex_open(struct net_device *dev);
760 static void mdio_sync(struct vortex_private *vp, int bits);
761 static int mdio_read(struct net_device *dev, int phy_id, int location);
762 static void mdio_write(struct net_device *vp, int phy_id, int location, int value);
763 static void vortex_timer(unsigned long arg);
764 static void rx_oom_timer(unsigned long arg);
765 static netdev_tx_t vortex_start_xmit(struct sk_buff *skb,
766 struct net_device *dev);
767 static netdev_tx_t boomerang_start_xmit(struct sk_buff *skb,
768 struct net_device *dev);
769 static int vortex_rx(struct net_device *dev);
770 static int boomerang_rx(struct net_device *dev);
771 static irqreturn_t vortex_interrupt(int irq, void *dev_id);
772 static irqreturn_t boomerang_interrupt(int irq, void *dev_id);
773 static int vortex_close(struct net_device *dev);
774 static void dump_tx_ring(struct net_device *dev);
775 static void update_stats(void __iomem *ioaddr, struct net_device *dev);
776 static struct net_device_stats *vortex_get_stats(struct net_device *dev);
777 static void set_rx_mode(struct net_device *dev);
778 #ifdef CONFIG_PCI
779 static int vortex_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
780 #endif
781 static void vortex_tx_timeout(struct net_device *dev);
782 static void acpi_set_WOL(struct net_device *dev);
783 static const struct ethtool_ops vortex_ethtool_ops;
784 static void set_8021q_mode(struct net_device *dev, int enable);
786 /* This driver uses 'options' to pass the media type, full-duplex flag, etc. */
787 /* Option count limit only -- unlimited interfaces are supported. */
788 #define MAX_UNITS 8
789 static int options[MAX_UNITS] = { [0 ... MAX_UNITS-1] = -1 };
790 static int full_duplex[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
791 static int hw_checksums[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
792 static int flow_ctrl[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
793 static int enable_wol[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
794 static int use_mmio[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 };
795 static int global_options = -1;
796 static int global_full_duplex = -1;
797 static int global_enable_wol = -1;
798 static int global_use_mmio = -1;
800 /* Variables to work-around the Compaq PCI BIOS32 problem. */
801 static int compaq_ioaddr, compaq_irq, compaq_device_id = 0x5900;
802 static struct net_device *compaq_net_device;
804 static int vortex_cards_found;
806 module_param(debug, int, 0);
807 module_param(global_options, int, 0);
808 module_param_array(options, int, NULL, 0);
809 module_param(global_full_duplex, int, 0);
810 module_param_array(full_duplex, int, NULL, 0);
811 module_param_array(hw_checksums, int, NULL, 0);
812 module_param_array(flow_ctrl, int, NULL, 0);
813 module_param(global_enable_wol, int, 0);
814 module_param_array(enable_wol, int, NULL, 0);
815 module_param(rx_copybreak, int, 0);
816 module_param(max_interrupt_work, int, 0);
817 module_param(compaq_ioaddr, int, 0);
818 module_param(compaq_irq, int, 0);
819 module_param(compaq_device_id, int, 0);
820 module_param(watchdog, int, 0);
821 module_param(global_use_mmio, int, 0);
822 module_param_array(use_mmio, int, NULL, 0);
823 MODULE_PARM_DESC(debug, "3c59x debug level (0-6)");
824 MODULE_PARM_DESC(options, "3c59x: Bits 0-3: media type, bit 4: bus mastering, bit 9: full duplex");
825 MODULE_PARM_DESC(global_options, "3c59x: same as options, but applies to all NICs if options is unset");
826 MODULE_PARM_DESC(full_duplex, "3c59x full duplex setting(s) (1)");
827 MODULE_PARM_DESC(global_full_duplex, "3c59x: same as full_duplex, but applies to all NICs if full_duplex is unset");
828 MODULE_PARM_DESC(hw_checksums, "3c59x Hardware checksum checking by adapter(s) (0-1)");
829 MODULE_PARM_DESC(flow_ctrl, "3c59x 802.3x flow control usage (PAUSE only) (0-1)");
830 MODULE_PARM_DESC(enable_wol, "3c59x: Turn on Wake-on-LAN for adapter(s) (0-1)");
831 MODULE_PARM_DESC(global_enable_wol, "3c59x: same as enable_wol, but applies to all NICs if enable_wol is unset");
832 MODULE_PARM_DESC(rx_copybreak, "3c59x copy breakpoint for copy-only-tiny-frames");
833 MODULE_PARM_DESC(max_interrupt_work, "3c59x maximum events handled per interrupt");
834 MODULE_PARM_DESC(compaq_ioaddr, "3c59x PCI I/O base address (Compaq BIOS problem workaround)");
835 MODULE_PARM_DESC(compaq_irq, "3c59x PCI IRQ number (Compaq BIOS problem workaround)");
836 MODULE_PARM_DESC(compaq_device_id, "3c59x PCI device ID (Compaq BIOS problem workaround)");
837 MODULE_PARM_DESC(watchdog, "3c59x transmit timeout in milliseconds");
838 MODULE_PARM_DESC(global_use_mmio, "3c59x: same as use_mmio, but applies to all NICs if options is unset");
839 MODULE_PARM_DESC(use_mmio, "3c59x: use memory-mapped PCI I/O resource (0-1)");
841 #ifdef CONFIG_NET_POLL_CONTROLLER
842 static void poll_vortex(struct net_device *dev)
844 struct vortex_private *vp = netdev_priv(dev);
845 unsigned long flags;
846 local_irq_save(flags);
847 (vp->full_bus_master_rx ? boomerang_interrupt:vortex_interrupt)(dev->irq,dev);
848 local_irq_restore(flags);
850 #endif
852 #ifdef CONFIG_PM
854 static int vortex_suspend(struct device *dev)
856 struct pci_dev *pdev = to_pci_dev(dev);
857 struct net_device *ndev = pci_get_drvdata(pdev);
859 if (!ndev || !netif_running(ndev))
860 return 0;
862 netif_device_detach(ndev);
863 vortex_down(ndev, 1);
865 return 0;
868 static int vortex_resume(struct device *dev)
870 struct pci_dev *pdev = to_pci_dev(dev);
871 struct net_device *ndev = pci_get_drvdata(pdev);
872 int err;
874 if (!ndev || !netif_running(ndev))
875 return 0;
877 err = vortex_up(ndev);
878 if (err)
879 return err;
881 netif_device_attach(ndev);
883 return 0;
886 static const struct dev_pm_ops vortex_pm_ops = {
887 .suspend = vortex_suspend,
888 .resume = vortex_resume,
889 .freeze = vortex_suspend,
890 .thaw = vortex_resume,
891 .poweroff = vortex_suspend,
892 .restore = vortex_resume,
895 #define VORTEX_PM_OPS (&vortex_pm_ops)
897 #else /* !CONFIG_PM */
899 #define VORTEX_PM_OPS NULL
901 #endif /* !CONFIG_PM */
903 #ifdef CONFIG_EISA
904 static struct eisa_device_id vortex_eisa_ids[] = {
905 { "TCM5920", CH_3C592 },
906 { "TCM5970", CH_3C597 },
907 { "" }
909 MODULE_DEVICE_TABLE(eisa, vortex_eisa_ids);
911 static int __init vortex_eisa_probe(struct device *device)
913 void __iomem *ioaddr;
914 struct eisa_device *edev;
916 edev = to_eisa_device(device);
918 if (!request_region(edev->base_addr, VORTEX_TOTAL_SIZE, DRV_NAME))
919 return -EBUSY;
921 ioaddr = ioport_map(edev->base_addr, VORTEX_TOTAL_SIZE);
923 if (vortex_probe1(device, ioaddr, ioread16(ioaddr + 0xC88) >> 12,
924 edev->id.driver_data, vortex_cards_found)) {
925 release_region(edev->base_addr, VORTEX_TOTAL_SIZE);
926 return -ENODEV;
929 vortex_cards_found++;
931 return 0;
934 static int __devexit vortex_eisa_remove(struct device *device)
936 struct eisa_device *edev;
937 struct net_device *dev;
938 struct vortex_private *vp;
939 void __iomem *ioaddr;
941 edev = to_eisa_device(device);
942 dev = eisa_get_drvdata(edev);
944 if (!dev) {
945 pr_err("vortex_eisa_remove called for Compaq device!\n");
946 BUG();
949 vp = netdev_priv(dev);
950 ioaddr = vp->ioaddr;
952 unregister_netdev(dev);
953 iowrite16(TotalReset|0x14, ioaddr + EL3_CMD);
954 release_region(dev->base_addr, VORTEX_TOTAL_SIZE);
956 free_netdev(dev);
957 return 0;
960 static struct eisa_driver vortex_eisa_driver = {
961 .id_table = vortex_eisa_ids,
962 .driver = {
963 .name = "3c59x",
964 .probe = vortex_eisa_probe,
965 .remove = __devexit_p(vortex_eisa_remove)
969 #endif /* CONFIG_EISA */
971 /* returns count found (>= 0), or negative on error */
972 static int __init vortex_eisa_init(void)
974 int eisa_found = 0;
975 int orig_cards_found = vortex_cards_found;
977 #ifdef CONFIG_EISA
978 int err;
980 err = eisa_driver_register (&vortex_eisa_driver);
981 if (!err) {
983 * Because of the way EISA bus is probed, we cannot assume
984 * any device have been found when we exit from
985 * eisa_driver_register (the bus root driver may not be
986 * initialized yet). So we blindly assume something was
987 * found, and let the sysfs magic happened...
989 eisa_found = 1;
991 #endif
993 /* Special code to work-around the Compaq PCI BIOS32 problem. */
994 if (compaq_ioaddr) {
995 vortex_probe1(NULL, ioport_map(compaq_ioaddr, VORTEX_TOTAL_SIZE),
996 compaq_irq, compaq_device_id, vortex_cards_found++);
999 return vortex_cards_found - orig_cards_found + eisa_found;
1002 /* returns count (>= 0), or negative on error */
1003 static int __devinit vortex_init_one(struct pci_dev *pdev,
1004 const struct pci_device_id *ent)
1006 int rc, unit, pci_bar;
1007 struct vortex_chip_info *vci;
1008 void __iomem *ioaddr;
1010 /* wake up and enable device */
1011 rc = pci_enable_device(pdev);
1012 if (rc < 0)
1013 goto out;
1015 unit = vortex_cards_found;
1017 if (global_use_mmio < 0 && (unit >= MAX_UNITS || use_mmio[unit] < 0)) {
1018 /* Determine the default if the user didn't override us */
1019 vci = &vortex_info_tbl[ent->driver_data];
1020 pci_bar = vci->drv_flags & (IS_CYCLONE | IS_TORNADO) ? 1 : 0;
1021 } else if (unit < MAX_UNITS && use_mmio[unit] >= 0)
1022 pci_bar = use_mmio[unit] ? 1 : 0;
1023 else
1024 pci_bar = global_use_mmio ? 1 : 0;
1026 ioaddr = pci_iomap(pdev, pci_bar, 0);
1027 if (!ioaddr) /* If mapping fails, fall-back to BAR 0... */
1028 ioaddr = pci_iomap(pdev, 0, 0);
1029 if (!ioaddr) {
1030 pci_disable_device(pdev);
1031 rc = -ENOMEM;
1032 goto out;
1035 rc = vortex_probe1(&pdev->dev, ioaddr, pdev->irq,
1036 ent->driver_data, unit);
1037 if (rc < 0) {
1038 pci_iounmap(pdev, ioaddr);
1039 pci_disable_device(pdev);
1040 goto out;
1043 vortex_cards_found++;
1045 out:
1046 return rc;
1049 static const struct net_device_ops boomrang_netdev_ops = {
1050 .ndo_open = vortex_open,
1051 .ndo_stop = vortex_close,
1052 .ndo_start_xmit = boomerang_start_xmit,
1053 .ndo_tx_timeout = vortex_tx_timeout,
1054 .ndo_get_stats = vortex_get_stats,
1055 #ifdef CONFIG_PCI
1056 .ndo_do_ioctl = vortex_ioctl,
1057 #endif
1058 .ndo_set_rx_mode = set_rx_mode,
1059 .ndo_change_mtu = eth_change_mtu,
1060 .ndo_set_mac_address = eth_mac_addr,
1061 .ndo_validate_addr = eth_validate_addr,
1062 #ifdef CONFIG_NET_POLL_CONTROLLER
1063 .ndo_poll_controller = poll_vortex,
1064 #endif
1067 static const struct net_device_ops vortex_netdev_ops = {
1068 .ndo_open = vortex_open,
1069 .ndo_stop = vortex_close,
1070 .ndo_start_xmit = vortex_start_xmit,
1071 .ndo_tx_timeout = vortex_tx_timeout,
1072 .ndo_get_stats = vortex_get_stats,
1073 #ifdef CONFIG_PCI
1074 .ndo_do_ioctl = vortex_ioctl,
1075 #endif
1076 .ndo_set_rx_mode = set_rx_mode,
1077 .ndo_change_mtu = eth_change_mtu,
1078 .ndo_set_mac_address = eth_mac_addr,
1079 .ndo_validate_addr = eth_validate_addr,
1080 #ifdef CONFIG_NET_POLL_CONTROLLER
1081 .ndo_poll_controller = poll_vortex,
1082 #endif
1086 * Start up the PCI/EISA device which is described by *gendev.
1087 * Return 0 on success.
1089 * NOTE: pdev can be NULL, for the case of a Compaq device
1091 static int __devinit vortex_probe1(struct device *gendev,
1092 void __iomem *ioaddr, int irq,
1093 int chip_idx, int card_idx)
1095 struct vortex_private *vp;
1096 int option;
1097 unsigned int eeprom[0x40], checksum = 0; /* EEPROM contents */
1098 int i, step;
1099 struct net_device *dev;
1100 static int printed_version;
1101 int retval, print_info;
1102 struct vortex_chip_info * const vci = &vortex_info_tbl[chip_idx];
1103 const char *print_name = "3c59x";
1104 struct pci_dev *pdev = NULL;
1105 struct eisa_device *edev = NULL;
1107 if (!printed_version) {
1108 pr_info("%s", version);
1109 printed_version = 1;
1112 if (gendev) {
1113 if ((pdev = DEVICE_PCI(gendev))) {
1114 print_name = pci_name(pdev);
1117 if ((edev = DEVICE_EISA(gendev))) {
1118 print_name = dev_name(&edev->dev);
1122 dev = alloc_etherdev(sizeof(*vp));
1123 retval = -ENOMEM;
1124 if (!dev) {
1125 pr_err(PFX "unable to allocate etherdev, aborting\n");
1126 goto out;
1128 SET_NETDEV_DEV(dev, gendev);
1129 vp = netdev_priv(dev);
1131 option = global_options;
1133 /* The lower four bits are the media type. */
1134 if (dev->mem_start) {
1136 * The 'options' param is passed in as the third arg to the
1137 * LILO 'ether=' argument for non-modular use
1139 option = dev->mem_start;
1141 else if (card_idx < MAX_UNITS) {
1142 if (options[card_idx] >= 0)
1143 option = options[card_idx];
1146 if (option > 0) {
1147 if (option & 0x8000)
1148 vortex_debug = 7;
1149 if (option & 0x4000)
1150 vortex_debug = 2;
1151 if (option & 0x0400)
1152 vp->enable_wol = 1;
1155 print_info = (vortex_debug > 1);
1156 if (print_info)
1157 pr_info("See Documentation/networking/vortex.txt\n");
1159 pr_info("%s: 3Com %s %s at %p.\n",
1160 print_name,
1161 pdev ? "PCI" : "EISA",
1162 vci->name,
1163 ioaddr);
1165 dev->base_addr = (unsigned long)ioaddr;
1166 dev->irq = irq;
1167 dev->mtu = mtu;
1168 vp->ioaddr = ioaddr;
1169 vp->large_frames = mtu > 1500;
1170 vp->drv_flags = vci->drv_flags;
1171 vp->has_nway = (vci->drv_flags & HAS_NWAY) ? 1 : 0;
1172 vp->io_size = vci->io_size;
1173 vp->card_idx = card_idx;
1174 vp->window = -1;
1176 /* module list only for Compaq device */
1177 if (gendev == NULL) {
1178 compaq_net_device = dev;
1181 /* PCI-only startup logic */
1182 if (pdev) {
1183 /* EISA resources already marked, so only PCI needs to do this here */
1184 /* Ignore return value, because Cardbus drivers already allocate for us */
1185 if (request_region(dev->base_addr, vci->io_size, print_name) != NULL)
1186 vp->must_free_region = 1;
1188 /* enable bus-mastering if necessary */
1189 if (vci->flags & PCI_USES_MASTER)
1190 pci_set_master(pdev);
1192 if (vci->drv_flags & IS_VORTEX) {
1193 u8 pci_latency;
1194 u8 new_latency = 248;
1196 /* Check the PCI latency value. On the 3c590 series the latency timer
1197 must be set to the maximum value to avoid data corruption that occurs
1198 when the timer expires during a transfer. This bug exists the Vortex
1199 chip only. */
1200 pci_read_config_byte(pdev, PCI_LATENCY_TIMER, &pci_latency);
1201 if (pci_latency < new_latency) {
1202 pr_info("%s: Overriding PCI latency timer (CFLT) setting of %d, new value is %d.\n",
1203 print_name, pci_latency, new_latency);
1204 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, new_latency);
1209 spin_lock_init(&vp->lock);
1210 spin_lock_init(&vp->mii_lock);
1211 spin_lock_init(&vp->window_lock);
1212 vp->gendev = gendev;
1213 vp->mii.dev = dev;
1214 vp->mii.mdio_read = mdio_read;
1215 vp->mii.mdio_write = mdio_write;
1216 vp->mii.phy_id_mask = 0x1f;
1217 vp->mii.reg_num_mask = 0x1f;
1219 /* Makes sure rings are at least 16 byte aligned. */
1220 vp->rx_ring = pci_alloc_consistent(pdev, sizeof(struct boom_rx_desc) * RX_RING_SIZE
1221 + sizeof(struct boom_tx_desc) * TX_RING_SIZE,
1222 &vp->rx_ring_dma);
1223 retval = -ENOMEM;
1224 if (!vp->rx_ring)
1225 goto free_region;
1227 vp->tx_ring = (struct boom_tx_desc *)(vp->rx_ring + RX_RING_SIZE);
1228 vp->tx_ring_dma = vp->rx_ring_dma + sizeof(struct boom_rx_desc) * RX_RING_SIZE;
1230 /* if we are a PCI driver, we store info in pdev->driver_data
1231 * instead of a module list */
1232 if (pdev)
1233 pci_set_drvdata(pdev, dev);
1234 if (edev)
1235 eisa_set_drvdata(edev, dev);
1237 vp->media_override = 7;
1238 if (option >= 0) {
1239 vp->media_override = ((option & 7) == 2) ? 0 : option & 15;
1240 if (vp->media_override != 7)
1241 vp->medialock = 1;
1242 vp->full_duplex = (option & 0x200) ? 1 : 0;
1243 vp->bus_master = (option & 16) ? 1 : 0;
1246 if (global_full_duplex > 0)
1247 vp->full_duplex = 1;
1248 if (global_enable_wol > 0)
1249 vp->enable_wol = 1;
1251 if (card_idx < MAX_UNITS) {
1252 if (full_duplex[card_idx] > 0)
1253 vp->full_duplex = 1;
1254 if (flow_ctrl[card_idx] > 0)
1255 vp->flow_ctrl = 1;
1256 if (enable_wol[card_idx] > 0)
1257 vp->enable_wol = 1;
1260 vp->mii.force_media = vp->full_duplex;
1261 vp->options = option;
1262 /* Read the station address from the EEPROM. */
1264 int base;
1266 if (vci->drv_flags & EEPROM_8BIT)
1267 base = 0x230;
1268 else if (vci->drv_flags & EEPROM_OFFSET)
1269 base = EEPROM_Read + 0x30;
1270 else
1271 base = EEPROM_Read;
1273 for (i = 0; i < 0x40; i++) {
1274 int timer;
1275 window_write16(vp, base + i, 0, Wn0EepromCmd);
1276 /* Pause for at least 162 us. for the read to take place. */
1277 for (timer = 10; timer >= 0; timer--) {
1278 udelay(162);
1279 if ((window_read16(vp, 0, Wn0EepromCmd) &
1280 0x8000) == 0)
1281 break;
1283 eeprom[i] = window_read16(vp, 0, Wn0EepromData);
1286 for (i = 0; i < 0x18; i++)
1287 checksum ^= eeprom[i];
1288 checksum = (checksum ^ (checksum >> 8)) & 0xff;
1289 if (checksum != 0x00) { /* Grrr, needless incompatible change 3Com. */
1290 while (i < 0x21)
1291 checksum ^= eeprom[i++];
1292 checksum = (checksum ^ (checksum >> 8)) & 0xff;
1294 if ((checksum != 0x00) && !(vci->drv_flags & IS_TORNADO))
1295 pr_cont(" ***INVALID CHECKSUM %4.4x*** ", checksum);
1296 for (i = 0; i < 3; i++)
1297 ((__be16 *)dev->dev_addr)[i] = htons(eeprom[i + 10]);
1298 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1299 if (print_info)
1300 pr_cont(" %pM", dev->dev_addr);
1301 /* Unfortunately an all zero eeprom passes the checksum and this
1302 gets found in the wild in failure cases. Crypto is hard 8) */
1303 if (!is_valid_ether_addr(dev->dev_addr)) {
1304 retval = -EINVAL;
1305 pr_err("*** EEPROM MAC address is invalid.\n");
1306 goto free_ring; /* With every pack */
1308 for (i = 0; i < 6; i++)
1309 window_write8(vp, dev->dev_addr[i], 2, i);
1311 if (print_info)
1312 pr_cont(", IRQ %d\n", dev->irq);
1313 /* Tell them about an invalid IRQ. */
1314 if (dev->irq <= 0 || dev->irq >= nr_irqs)
1315 pr_warning(" *** Warning: IRQ %d is unlikely to work! ***\n",
1316 dev->irq);
1318 step = (window_read8(vp, 4, Wn4_NetDiag) & 0x1e) >> 1;
1319 if (print_info) {
1320 pr_info(" product code %02x%02x rev %02x.%d date %02d-%02d-%02d\n",
1321 eeprom[6]&0xff, eeprom[6]>>8, eeprom[0x14],
1322 step, (eeprom[4]>>5) & 15, eeprom[4] & 31, eeprom[4]>>9);
1326 if (pdev && vci->drv_flags & HAS_CB_FNS) {
1327 unsigned short n;
1329 vp->cb_fn_base = pci_iomap(pdev, 2, 0);
1330 if (!vp->cb_fn_base) {
1331 retval = -ENOMEM;
1332 goto free_ring;
1335 if (print_info) {
1336 pr_info("%s: CardBus functions mapped %16.16llx->%p\n",
1337 print_name,
1338 (unsigned long long)pci_resource_start(pdev, 2),
1339 vp->cb_fn_base);
1342 n = window_read16(vp, 2, Wn2_ResetOptions) & ~0x4010;
1343 if (vp->drv_flags & INVERT_LED_PWR)
1344 n |= 0x10;
1345 if (vp->drv_flags & INVERT_MII_PWR)
1346 n |= 0x4000;
1347 window_write16(vp, n, 2, Wn2_ResetOptions);
1348 if (vp->drv_flags & WNO_XCVR_PWR) {
1349 window_write16(vp, 0x0800, 0, 0);
1353 /* Extract our information from the EEPROM data. */
1354 vp->info1 = eeprom[13];
1355 vp->info2 = eeprom[15];
1356 vp->capabilities = eeprom[16];
1358 if (vp->info1 & 0x8000) {
1359 vp->full_duplex = 1;
1360 if (print_info)
1361 pr_info("Full duplex capable\n");
1365 static const char * const ram_split[] = {"5:3", "3:1", "1:1", "3:5"};
1366 unsigned int config;
1367 vp->available_media = window_read16(vp, 3, Wn3_Options);
1368 if ((vp->available_media & 0xff) == 0) /* Broken 3c916 */
1369 vp->available_media = 0x40;
1370 config = window_read32(vp, 3, Wn3_Config);
1371 if (print_info) {
1372 pr_debug(" Internal config register is %4.4x, transceivers %#x.\n",
1373 config, window_read16(vp, 3, Wn3_Options));
1374 pr_info(" %dK %s-wide RAM %s Rx:Tx split, %s%s interface.\n",
1375 8 << RAM_SIZE(config),
1376 RAM_WIDTH(config) ? "word" : "byte",
1377 ram_split[RAM_SPLIT(config)],
1378 AUTOSELECT(config) ? "autoselect/" : "",
1379 XCVR(config) > XCVR_ExtMII ? "<invalid transceiver>" :
1380 media_tbl[XCVR(config)].name);
1382 vp->default_media = XCVR(config);
1383 if (vp->default_media == XCVR_NWAY)
1384 vp->has_nway = 1;
1385 vp->autoselect = AUTOSELECT(config);
1388 if (vp->media_override != 7) {
1389 pr_info("%s: Media override to transceiver type %d (%s).\n",
1390 print_name, vp->media_override,
1391 media_tbl[vp->media_override].name);
1392 dev->if_port = vp->media_override;
1393 } else
1394 dev->if_port = vp->default_media;
1396 if ((vp->available_media & 0x40) || (vci->drv_flags & HAS_NWAY) ||
1397 dev->if_port == XCVR_MII || dev->if_port == XCVR_NWAY) {
1398 int phy, phy_idx = 0;
1399 mii_preamble_required++;
1400 if (vp->drv_flags & EXTRA_PREAMBLE)
1401 mii_preamble_required++;
1402 mdio_sync(vp, 32);
1403 mdio_read(dev, 24, MII_BMSR);
1404 for (phy = 0; phy < 32 && phy_idx < 1; phy++) {
1405 int mii_status, phyx;
1408 * For the 3c905CX we look at index 24 first, because it bogusly
1409 * reports an external PHY at all indices
1411 if (phy == 0)
1412 phyx = 24;
1413 else if (phy <= 24)
1414 phyx = phy - 1;
1415 else
1416 phyx = phy;
1417 mii_status = mdio_read(dev, phyx, MII_BMSR);
1418 if (mii_status && mii_status != 0xffff) {
1419 vp->phys[phy_idx++] = phyx;
1420 if (print_info) {
1421 pr_info(" MII transceiver found at address %d, status %4x.\n",
1422 phyx, mii_status);
1424 if ((mii_status & 0x0040) == 0)
1425 mii_preamble_required++;
1428 mii_preamble_required--;
1429 if (phy_idx == 0) {
1430 pr_warning(" ***WARNING*** No MII transceivers found!\n");
1431 vp->phys[0] = 24;
1432 } else {
1433 vp->advertising = mdio_read(dev, vp->phys[0], MII_ADVERTISE);
1434 if (vp->full_duplex) {
1435 /* Only advertise the FD media types. */
1436 vp->advertising &= ~0x02A0;
1437 mdio_write(dev, vp->phys[0], 4, vp->advertising);
1440 vp->mii.phy_id = vp->phys[0];
1443 if (vp->capabilities & CapBusMaster) {
1444 vp->full_bus_master_tx = 1;
1445 if (print_info) {
1446 pr_info(" Enabling bus-master transmits and %s receives.\n",
1447 (vp->info2 & 1) ? "early" : "whole-frame" );
1449 vp->full_bus_master_rx = (vp->info2 & 1) ? 1 : 2;
1450 vp->bus_master = 0; /* AKPM: vortex only */
1453 /* The 3c59x-specific entries in the device structure. */
1454 if (vp->full_bus_master_tx) {
1455 dev->netdev_ops = &boomrang_netdev_ops;
1456 /* Actually, it still should work with iommu. */
1457 if (card_idx < MAX_UNITS &&
1458 ((hw_checksums[card_idx] == -1 && (vp->drv_flags & HAS_HWCKSM)) ||
1459 hw_checksums[card_idx] == 1)) {
1460 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
1462 } else
1463 dev->netdev_ops = &vortex_netdev_ops;
1465 if (print_info) {
1466 pr_info("%s: scatter/gather %sabled. h/w checksums %sabled\n",
1467 print_name,
1468 (dev->features & NETIF_F_SG) ? "en":"dis",
1469 (dev->features & NETIF_F_IP_CSUM) ? "en":"dis");
1472 dev->ethtool_ops = &vortex_ethtool_ops;
1473 dev->watchdog_timeo = (watchdog * HZ) / 1000;
1475 if (pdev) {
1476 vp->pm_state_valid = 1;
1477 pci_save_state(VORTEX_PCI(vp));
1478 acpi_set_WOL(dev);
1480 retval = register_netdev(dev);
1481 if (retval == 0)
1482 return 0;
1484 free_ring:
1485 pci_free_consistent(pdev,
1486 sizeof(struct boom_rx_desc) * RX_RING_SIZE
1487 + sizeof(struct boom_tx_desc) * TX_RING_SIZE,
1488 vp->rx_ring,
1489 vp->rx_ring_dma);
1490 free_region:
1491 if (vp->must_free_region)
1492 release_region(dev->base_addr, vci->io_size);
1493 free_netdev(dev);
1494 pr_err(PFX "vortex_probe1 fails. Returns %d\n", retval);
1495 out:
1496 return retval;
1499 static void
1500 issue_and_wait(struct net_device *dev, int cmd)
1502 struct vortex_private *vp = netdev_priv(dev);
1503 void __iomem *ioaddr = vp->ioaddr;
1504 int i;
1506 iowrite16(cmd, ioaddr + EL3_CMD);
1507 for (i = 0; i < 2000; i++) {
1508 if (!(ioread16(ioaddr + EL3_STATUS) & CmdInProgress))
1509 return;
1512 /* OK, that didn't work. Do it the slow way. One second */
1513 for (i = 0; i < 100000; i++) {
1514 if (!(ioread16(ioaddr + EL3_STATUS) & CmdInProgress)) {
1515 if (vortex_debug > 1)
1516 pr_info("%s: command 0x%04x took %d usecs\n",
1517 dev->name, cmd, i * 10);
1518 return;
1520 udelay(10);
1522 pr_err("%s: command 0x%04x did not complete! Status=0x%x\n",
1523 dev->name, cmd, ioread16(ioaddr + EL3_STATUS));
1526 static void
1527 vortex_set_duplex(struct net_device *dev)
1529 struct vortex_private *vp = netdev_priv(dev);
1531 pr_info("%s: setting %s-duplex.\n",
1532 dev->name, (vp->full_duplex) ? "full" : "half");
1534 /* Set the full-duplex bit. */
1535 window_write16(vp,
1536 ((vp->info1 & 0x8000) || vp->full_duplex ? 0x20 : 0) |
1537 (vp->large_frames ? 0x40 : 0) |
1538 ((vp->full_duplex && vp->flow_ctrl && vp->partner_flow_ctrl) ?
1539 0x100 : 0),
1540 3, Wn3_MAC_Ctrl);
1543 static void vortex_check_media(struct net_device *dev, unsigned int init)
1545 struct vortex_private *vp = netdev_priv(dev);
1546 unsigned int ok_to_print = 0;
1548 if (vortex_debug > 3)
1549 ok_to_print = 1;
1551 if (mii_check_media(&vp->mii, ok_to_print, init)) {
1552 vp->full_duplex = vp->mii.full_duplex;
1553 vortex_set_duplex(dev);
1554 } else if (init) {
1555 vortex_set_duplex(dev);
1559 static int
1560 vortex_up(struct net_device *dev)
1562 struct vortex_private *vp = netdev_priv(dev);
1563 void __iomem *ioaddr = vp->ioaddr;
1564 unsigned int config;
1565 int i, mii_reg1, mii_reg5, err = 0;
1567 if (VORTEX_PCI(vp)) {
1568 pci_set_power_state(VORTEX_PCI(vp), PCI_D0); /* Go active */
1569 if (vp->pm_state_valid)
1570 pci_restore_state(VORTEX_PCI(vp));
1571 err = pci_enable_device(VORTEX_PCI(vp));
1572 if (err) {
1573 pr_warning("%s: Could not enable device\n",
1574 dev->name);
1575 goto err_out;
1579 /* Before initializing select the active media port. */
1580 config = window_read32(vp, 3, Wn3_Config);
1582 if (vp->media_override != 7) {
1583 pr_info("%s: Media override to transceiver %d (%s).\n",
1584 dev->name, vp->media_override,
1585 media_tbl[vp->media_override].name);
1586 dev->if_port = vp->media_override;
1587 } else if (vp->autoselect) {
1588 if (vp->has_nway) {
1589 if (vortex_debug > 1)
1590 pr_info("%s: using NWAY device table, not %d\n",
1591 dev->name, dev->if_port);
1592 dev->if_port = XCVR_NWAY;
1593 } else {
1594 /* Find first available media type, starting with 100baseTx. */
1595 dev->if_port = XCVR_100baseTx;
1596 while (! (vp->available_media & media_tbl[dev->if_port].mask))
1597 dev->if_port = media_tbl[dev->if_port].next;
1598 if (vortex_debug > 1)
1599 pr_info("%s: first available media type: %s\n",
1600 dev->name, media_tbl[dev->if_port].name);
1602 } else {
1603 dev->if_port = vp->default_media;
1604 if (vortex_debug > 1)
1605 pr_info("%s: using default media %s\n",
1606 dev->name, media_tbl[dev->if_port].name);
1609 init_timer(&vp->timer);
1610 vp->timer.expires = RUN_AT(media_tbl[dev->if_port].wait);
1611 vp->timer.data = (unsigned long)dev;
1612 vp->timer.function = vortex_timer; /* timer handler */
1613 add_timer(&vp->timer);
1615 init_timer(&vp->rx_oom_timer);
1616 vp->rx_oom_timer.data = (unsigned long)dev;
1617 vp->rx_oom_timer.function = rx_oom_timer;
1619 if (vortex_debug > 1)
1620 pr_debug("%s: Initial media type %s.\n",
1621 dev->name, media_tbl[dev->if_port].name);
1623 vp->full_duplex = vp->mii.force_media;
1624 config = BFINS(config, dev->if_port, 20, 4);
1625 if (vortex_debug > 6)
1626 pr_debug("vortex_up(): writing 0x%x to InternalConfig\n", config);
1627 window_write32(vp, config, 3, Wn3_Config);
1629 if (dev->if_port == XCVR_MII || dev->if_port == XCVR_NWAY) {
1630 mii_reg1 = mdio_read(dev, vp->phys[0], MII_BMSR);
1631 mii_reg5 = mdio_read(dev, vp->phys[0], MII_LPA);
1632 vp->partner_flow_ctrl = ((mii_reg5 & 0x0400) != 0);
1633 vp->mii.full_duplex = vp->full_duplex;
1635 vortex_check_media(dev, 1);
1637 else
1638 vortex_set_duplex(dev);
1640 issue_and_wait(dev, TxReset);
1642 * Don't reset the PHY - that upsets autonegotiation during DHCP operations.
1644 issue_and_wait(dev, RxReset|0x04);
1647 iowrite16(SetStatusEnb | 0x00, ioaddr + EL3_CMD);
1649 if (vortex_debug > 1) {
1650 pr_debug("%s: vortex_up() irq %d media status %4.4x.\n",
1651 dev->name, dev->irq, window_read16(vp, 4, Wn4_Media));
1654 /* Set the station address and mask in window 2 each time opened. */
1655 for (i = 0; i < 6; i++)
1656 window_write8(vp, dev->dev_addr[i], 2, i);
1657 for (; i < 12; i+=2)
1658 window_write16(vp, 0, 2, i);
1660 if (vp->cb_fn_base) {
1661 unsigned short n = window_read16(vp, 2, Wn2_ResetOptions) & ~0x4010;
1662 if (vp->drv_flags & INVERT_LED_PWR)
1663 n |= 0x10;
1664 if (vp->drv_flags & INVERT_MII_PWR)
1665 n |= 0x4000;
1666 window_write16(vp, n, 2, Wn2_ResetOptions);
1669 if (dev->if_port == XCVR_10base2)
1670 /* Start the thinnet transceiver. We should really wait 50ms...*/
1671 iowrite16(StartCoax, ioaddr + EL3_CMD);
1672 if (dev->if_port != XCVR_NWAY) {
1673 window_write16(vp,
1674 (window_read16(vp, 4, Wn4_Media) &
1675 ~(Media_10TP|Media_SQE)) |
1676 media_tbl[dev->if_port].media_bits,
1677 4, Wn4_Media);
1680 /* Switch to the stats window, and clear all stats by reading. */
1681 iowrite16(StatsDisable, ioaddr + EL3_CMD);
1682 for (i = 0; i < 10; i++)
1683 window_read8(vp, 6, i);
1684 window_read16(vp, 6, 10);
1685 window_read16(vp, 6, 12);
1686 /* New: On the Vortex we must also clear the BadSSD counter. */
1687 window_read8(vp, 4, 12);
1688 /* ..and on the Boomerang we enable the extra statistics bits. */
1689 window_write16(vp, 0x0040, 4, Wn4_NetDiag);
1691 if (vp->full_bus_master_rx) { /* Boomerang bus master. */
1692 vp->cur_rx = vp->dirty_rx = 0;
1693 /* Initialize the RxEarly register as recommended. */
1694 iowrite16(SetRxThreshold + (1536>>2), ioaddr + EL3_CMD);
1695 iowrite32(0x0020, ioaddr + PktStatus);
1696 iowrite32(vp->rx_ring_dma, ioaddr + UpListPtr);
1698 if (vp->full_bus_master_tx) { /* Boomerang bus master Tx. */
1699 vp->cur_tx = vp->dirty_tx = 0;
1700 if (vp->drv_flags & IS_BOOMERANG)
1701 iowrite8(PKT_BUF_SZ>>8, ioaddr + TxFreeThreshold); /* Room for a packet. */
1702 /* Clear the Rx, Tx rings. */
1703 for (i = 0; i < RX_RING_SIZE; i++) /* AKPM: this is done in vortex_open, too */
1704 vp->rx_ring[i].status = 0;
1705 for (i = 0; i < TX_RING_SIZE; i++)
1706 vp->tx_skbuff[i] = NULL;
1707 iowrite32(0, ioaddr + DownListPtr);
1709 /* Set receiver mode: presumably accept b-case and phys addr only. */
1710 set_rx_mode(dev);
1711 /* enable 802.1q tagged frames */
1712 set_8021q_mode(dev, 1);
1713 iowrite16(StatsEnable, ioaddr + EL3_CMD); /* Turn on statistics. */
1715 iowrite16(RxEnable, ioaddr + EL3_CMD); /* Enable the receiver. */
1716 iowrite16(TxEnable, ioaddr + EL3_CMD); /* Enable transmitter. */
1717 /* Allow status bits to be seen. */
1718 vp->status_enable = SetStatusEnb | HostError|IntReq|StatsFull|TxComplete|
1719 (vp->full_bus_master_tx ? DownComplete : TxAvailable) |
1720 (vp->full_bus_master_rx ? UpComplete : RxComplete) |
1721 (vp->bus_master ? DMADone : 0);
1722 vp->intr_enable = SetIntrEnb | IntLatch | TxAvailable |
1723 (vp->full_bus_master_rx ? 0 : RxComplete) |
1724 StatsFull | HostError | TxComplete | IntReq
1725 | (vp->bus_master ? DMADone : 0) | UpComplete | DownComplete;
1726 iowrite16(vp->status_enable, ioaddr + EL3_CMD);
1727 /* Ack all pending events, and set active indicator mask. */
1728 iowrite16(AckIntr | IntLatch | TxAvailable | RxEarly | IntReq,
1729 ioaddr + EL3_CMD);
1730 iowrite16(vp->intr_enable, ioaddr + EL3_CMD);
1731 if (vp->cb_fn_base) /* The PCMCIA people are idiots. */
1732 iowrite32(0x8000, vp->cb_fn_base + 4);
1733 netif_start_queue (dev);
1734 err_out:
1735 return err;
1738 static int
1739 vortex_open(struct net_device *dev)
1741 struct vortex_private *vp = netdev_priv(dev);
1742 int i;
1743 int retval;
1745 /* Use the now-standard shared IRQ implementation. */
1746 if ((retval = request_irq(dev->irq, vp->full_bus_master_rx ?
1747 boomerang_interrupt : vortex_interrupt, IRQF_SHARED, dev->name, dev))) {
1748 pr_err("%s: Could not reserve IRQ %d\n", dev->name, dev->irq);
1749 goto err;
1752 if (vp->full_bus_master_rx) { /* Boomerang bus master. */
1753 if (vortex_debug > 2)
1754 pr_debug("%s: Filling in the Rx ring.\n", dev->name);
1755 for (i = 0; i < RX_RING_SIZE; i++) {
1756 struct sk_buff *skb;
1757 vp->rx_ring[i].next = cpu_to_le32(vp->rx_ring_dma + sizeof(struct boom_rx_desc) * (i+1));
1758 vp->rx_ring[i].status = 0; /* Clear complete bit. */
1759 vp->rx_ring[i].length = cpu_to_le32(PKT_BUF_SZ | LAST_FRAG);
1761 skb = __netdev_alloc_skb(dev, PKT_BUF_SZ + NET_IP_ALIGN,
1762 GFP_KERNEL);
1763 vp->rx_skbuff[i] = skb;
1764 if (skb == NULL)
1765 break; /* Bad news! */
1767 skb_reserve(skb, NET_IP_ALIGN); /* Align IP on 16 byte boundaries */
1768 vp->rx_ring[i].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, PKT_BUF_SZ, PCI_DMA_FROMDEVICE));
1770 if (i != RX_RING_SIZE) {
1771 int j;
1772 pr_emerg("%s: no memory for rx ring\n", dev->name);
1773 for (j = 0; j < i; j++) {
1774 if (vp->rx_skbuff[j]) {
1775 dev_kfree_skb(vp->rx_skbuff[j]);
1776 vp->rx_skbuff[j] = NULL;
1779 retval = -ENOMEM;
1780 goto err_free_irq;
1782 /* Wrap the ring. */
1783 vp->rx_ring[i-1].next = cpu_to_le32(vp->rx_ring_dma);
1786 retval = vortex_up(dev);
1787 if (!retval)
1788 goto out;
1790 err_free_irq:
1791 free_irq(dev->irq, dev);
1792 err:
1793 if (vortex_debug > 1)
1794 pr_err("%s: vortex_open() fails: returning %d\n", dev->name, retval);
1795 out:
1796 return retval;
1799 static void
1800 vortex_timer(unsigned long data)
1802 struct net_device *dev = (struct net_device *)data;
1803 struct vortex_private *vp = netdev_priv(dev);
1804 void __iomem *ioaddr = vp->ioaddr;
1805 int next_tick = 60*HZ;
1806 int ok = 0;
1807 int media_status;
1809 if (vortex_debug > 2) {
1810 pr_debug("%s: Media selection timer tick happened, %s.\n",
1811 dev->name, media_tbl[dev->if_port].name);
1812 pr_debug("dev->watchdog_timeo=%d\n", dev->watchdog_timeo);
1815 media_status = window_read16(vp, 4, Wn4_Media);
1816 switch (dev->if_port) {
1817 case XCVR_10baseT: case XCVR_100baseTx: case XCVR_100baseFx:
1818 if (media_status & Media_LnkBeat) {
1819 netif_carrier_on(dev);
1820 ok = 1;
1821 if (vortex_debug > 1)
1822 pr_debug("%s: Media %s has link beat, %x.\n",
1823 dev->name, media_tbl[dev->if_port].name, media_status);
1824 } else {
1825 netif_carrier_off(dev);
1826 if (vortex_debug > 1) {
1827 pr_debug("%s: Media %s has no link beat, %x.\n",
1828 dev->name, media_tbl[dev->if_port].name, media_status);
1831 break;
1832 case XCVR_MII: case XCVR_NWAY:
1834 ok = 1;
1835 vortex_check_media(dev, 0);
1837 break;
1838 default: /* Other media types handled by Tx timeouts. */
1839 if (vortex_debug > 1)
1840 pr_debug("%s: Media %s has no indication, %x.\n",
1841 dev->name, media_tbl[dev->if_port].name, media_status);
1842 ok = 1;
1845 if (!netif_carrier_ok(dev))
1846 next_tick = 5*HZ;
1848 if (vp->medialock)
1849 goto leave_media_alone;
1851 if (!ok) {
1852 unsigned int config;
1854 spin_lock_irq(&vp->lock);
1856 do {
1857 dev->if_port = media_tbl[dev->if_port].next;
1858 } while ( ! (vp->available_media & media_tbl[dev->if_port].mask));
1859 if (dev->if_port == XCVR_Default) { /* Go back to default. */
1860 dev->if_port = vp->default_media;
1861 if (vortex_debug > 1)
1862 pr_debug("%s: Media selection failing, using default %s port.\n",
1863 dev->name, media_tbl[dev->if_port].name);
1864 } else {
1865 if (vortex_debug > 1)
1866 pr_debug("%s: Media selection failed, now trying %s port.\n",
1867 dev->name, media_tbl[dev->if_port].name);
1868 next_tick = media_tbl[dev->if_port].wait;
1870 window_write16(vp,
1871 (media_status & ~(Media_10TP|Media_SQE)) |
1872 media_tbl[dev->if_port].media_bits,
1873 4, Wn4_Media);
1875 config = window_read32(vp, 3, Wn3_Config);
1876 config = BFINS(config, dev->if_port, 20, 4);
1877 window_write32(vp, config, 3, Wn3_Config);
1879 iowrite16(dev->if_port == XCVR_10base2 ? StartCoax : StopCoax,
1880 ioaddr + EL3_CMD);
1881 if (vortex_debug > 1)
1882 pr_debug("wrote 0x%08x to Wn3_Config\n", config);
1883 /* AKPM: FIXME: Should reset Rx & Tx here. P60 of 3c90xc.pdf */
1885 spin_unlock_irq(&vp->lock);
1888 leave_media_alone:
1889 if (vortex_debug > 2)
1890 pr_debug("%s: Media selection timer finished, %s.\n",
1891 dev->name, media_tbl[dev->if_port].name);
1893 mod_timer(&vp->timer, RUN_AT(next_tick));
1894 if (vp->deferred)
1895 iowrite16(FakeIntr, ioaddr + EL3_CMD);
1898 static void vortex_tx_timeout(struct net_device *dev)
1900 struct vortex_private *vp = netdev_priv(dev);
1901 void __iomem *ioaddr = vp->ioaddr;
1903 pr_err("%s: transmit timed out, tx_status %2.2x status %4.4x.\n",
1904 dev->name, ioread8(ioaddr + TxStatus),
1905 ioread16(ioaddr + EL3_STATUS));
1906 pr_err(" diagnostics: net %04x media %04x dma %08x fifo %04x\n",
1907 window_read16(vp, 4, Wn4_NetDiag),
1908 window_read16(vp, 4, Wn4_Media),
1909 ioread32(ioaddr + PktStatus),
1910 window_read16(vp, 4, Wn4_FIFODiag));
1911 /* Slight code bloat to be user friendly. */
1912 if ((ioread8(ioaddr + TxStatus) & 0x88) == 0x88)
1913 pr_err("%s: Transmitter encountered 16 collisions --"
1914 " network cable problem?\n", dev->name);
1915 if (ioread16(ioaddr + EL3_STATUS) & IntLatch) {
1916 pr_err("%s: Interrupt posted but not delivered --"
1917 " IRQ blocked by another device?\n", dev->name);
1918 /* Bad idea here.. but we might as well handle a few events. */
1921 * Block interrupts because vortex_interrupt does a bare spin_lock()
1923 unsigned long flags;
1924 local_irq_save(flags);
1925 if (vp->full_bus_master_tx)
1926 boomerang_interrupt(dev->irq, dev);
1927 else
1928 vortex_interrupt(dev->irq, dev);
1929 local_irq_restore(flags);
1933 if (vortex_debug > 0)
1934 dump_tx_ring(dev);
1936 issue_and_wait(dev, TxReset);
1938 dev->stats.tx_errors++;
1939 if (vp->full_bus_master_tx) {
1940 pr_debug("%s: Resetting the Tx ring pointer.\n", dev->name);
1941 if (vp->cur_tx - vp->dirty_tx > 0 && ioread32(ioaddr + DownListPtr) == 0)
1942 iowrite32(vp->tx_ring_dma + (vp->dirty_tx % TX_RING_SIZE) * sizeof(struct boom_tx_desc),
1943 ioaddr + DownListPtr);
1944 if (vp->cur_tx - vp->dirty_tx < TX_RING_SIZE)
1945 netif_wake_queue (dev);
1946 if (vp->drv_flags & IS_BOOMERANG)
1947 iowrite8(PKT_BUF_SZ>>8, ioaddr + TxFreeThreshold);
1948 iowrite16(DownUnstall, ioaddr + EL3_CMD);
1949 } else {
1950 dev->stats.tx_dropped++;
1951 netif_wake_queue(dev);
1954 /* Issue Tx Enable */
1955 iowrite16(TxEnable, ioaddr + EL3_CMD);
1956 dev->trans_start = jiffies; /* prevent tx timeout */
1960 * Handle uncommon interrupt sources. This is a separate routine to minimize
1961 * the cache impact.
1963 static void
1964 vortex_error(struct net_device *dev, int status)
1966 struct vortex_private *vp = netdev_priv(dev);
1967 void __iomem *ioaddr = vp->ioaddr;
1968 int do_tx_reset = 0, reset_mask = 0;
1969 unsigned char tx_status = 0;
1971 if (vortex_debug > 2) {
1972 pr_err("%s: vortex_error(), status=0x%x\n", dev->name, status);
1975 if (status & TxComplete) { /* Really "TxError" for us. */
1976 tx_status = ioread8(ioaddr + TxStatus);
1977 /* Presumably a tx-timeout. We must merely re-enable. */
1978 if (vortex_debug > 2 ||
1979 (tx_status != 0x88 && vortex_debug > 0)) {
1980 pr_err("%s: Transmit error, Tx status register %2.2x.\n",
1981 dev->name, tx_status);
1982 if (tx_status == 0x82) {
1983 pr_err("Probably a duplex mismatch. See "
1984 "Documentation/networking/vortex.txt\n");
1986 dump_tx_ring(dev);
1988 if (tx_status & 0x14) dev->stats.tx_fifo_errors++;
1989 if (tx_status & 0x38) dev->stats.tx_aborted_errors++;
1990 if (tx_status & 0x08) vp->xstats.tx_max_collisions++;
1991 iowrite8(0, ioaddr + TxStatus);
1992 if (tx_status & 0x30) { /* txJabber or txUnderrun */
1993 do_tx_reset = 1;
1994 } else if ((tx_status & 0x08) && (vp->drv_flags & MAX_COLLISION_RESET)) { /* maxCollisions */
1995 do_tx_reset = 1;
1996 reset_mask = 0x0108; /* Reset interface logic, but not download logic */
1997 } else { /* Merely re-enable the transmitter. */
1998 iowrite16(TxEnable, ioaddr + EL3_CMD);
2002 if (status & RxEarly) /* Rx early is unused. */
2003 iowrite16(AckIntr | RxEarly, ioaddr + EL3_CMD);
2005 if (status & StatsFull) { /* Empty statistics. */
2006 static int DoneDidThat;
2007 if (vortex_debug > 4)
2008 pr_debug("%s: Updating stats.\n", dev->name);
2009 update_stats(ioaddr, dev);
2010 /* HACK: Disable statistics as an interrupt source. */
2011 /* This occurs when we have the wrong media type! */
2012 if (DoneDidThat == 0 &&
2013 ioread16(ioaddr + EL3_STATUS) & StatsFull) {
2014 pr_warning("%s: Updating statistics failed, disabling "
2015 "stats as an interrupt source.\n", dev->name);
2016 iowrite16(SetIntrEnb |
2017 (window_read16(vp, 5, 10) & ~StatsFull),
2018 ioaddr + EL3_CMD);
2019 vp->intr_enable &= ~StatsFull;
2020 DoneDidThat++;
2023 if (status & IntReq) { /* Restore all interrupt sources. */
2024 iowrite16(vp->status_enable, ioaddr + EL3_CMD);
2025 iowrite16(vp->intr_enable, ioaddr + EL3_CMD);
2027 if (status & HostError) {
2028 u16 fifo_diag;
2029 fifo_diag = window_read16(vp, 4, Wn4_FIFODiag);
2030 pr_err("%s: Host error, FIFO diagnostic register %4.4x.\n",
2031 dev->name, fifo_diag);
2032 /* Adapter failure requires Tx/Rx reset and reinit. */
2033 if (vp->full_bus_master_tx) {
2034 int bus_status = ioread32(ioaddr + PktStatus);
2035 /* 0x80000000 PCI master abort. */
2036 /* 0x40000000 PCI target abort. */
2037 if (vortex_debug)
2038 pr_err("%s: PCI bus error, bus status %8.8x\n", dev->name, bus_status);
2040 /* In this case, blow the card away */
2041 /* Must not enter D3 or we can't legally issue the reset! */
2042 vortex_down(dev, 0);
2043 issue_and_wait(dev, TotalReset | 0xff);
2044 vortex_up(dev); /* AKPM: bug. vortex_up() assumes that the rx ring is full. It may not be. */
2045 } else if (fifo_diag & 0x0400)
2046 do_tx_reset = 1;
2047 if (fifo_diag & 0x3000) {
2048 /* Reset Rx fifo and upload logic */
2049 issue_and_wait(dev, RxReset|0x07);
2050 /* Set the Rx filter to the current state. */
2051 set_rx_mode(dev);
2052 /* enable 802.1q VLAN tagged frames */
2053 set_8021q_mode(dev, 1);
2054 iowrite16(RxEnable, ioaddr + EL3_CMD); /* Re-enable the receiver. */
2055 iowrite16(AckIntr | HostError, ioaddr + EL3_CMD);
2059 if (do_tx_reset) {
2060 issue_and_wait(dev, TxReset|reset_mask);
2061 iowrite16(TxEnable, ioaddr + EL3_CMD);
2062 if (!vp->full_bus_master_tx)
2063 netif_wake_queue(dev);
2067 static netdev_tx_t
2068 vortex_start_xmit(struct sk_buff *skb, struct net_device *dev)
2070 struct vortex_private *vp = netdev_priv(dev);
2071 void __iomem *ioaddr = vp->ioaddr;
2073 /* Put out the doubleword header... */
2074 iowrite32(skb->len, ioaddr + TX_FIFO);
2075 if (vp->bus_master) {
2076 /* Set the bus-master controller to transfer the packet. */
2077 int len = (skb->len + 3) & ~3;
2078 vp->tx_skb_dma = pci_map_single(VORTEX_PCI(vp), skb->data, len,
2079 PCI_DMA_TODEVICE);
2080 spin_lock_irq(&vp->window_lock);
2081 window_set(vp, 7);
2082 iowrite32(vp->tx_skb_dma, ioaddr + Wn7_MasterAddr);
2083 iowrite16(len, ioaddr + Wn7_MasterLen);
2084 spin_unlock_irq(&vp->window_lock);
2085 vp->tx_skb = skb;
2086 iowrite16(StartDMADown, ioaddr + EL3_CMD);
2087 /* netif_wake_queue() will be called at the DMADone interrupt. */
2088 } else {
2089 /* ... and the packet rounded to a doubleword. */
2090 iowrite32_rep(ioaddr + TX_FIFO, skb->data, (skb->len + 3) >> 2);
2091 dev_kfree_skb (skb);
2092 if (ioread16(ioaddr + TxFree) > 1536) {
2093 netif_start_queue (dev); /* AKPM: redundant? */
2094 } else {
2095 /* Interrupt us when the FIFO has room for max-sized packet. */
2096 netif_stop_queue(dev);
2097 iowrite16(SetTxThreshold + (1536>>2), ioaddr + EL3_CMD);
2102 /* Clear the Tx status stack. */
2104 int tx_status;
2105 int i = 32;
2107 while (--i > 0 && (tx_status = ioread8(ioaddr + TxStatus)) > 0) {
2108 if (tx_status & 0x3C) { /* A Tx-disabling error occurred. */
2109 if (vortex_debug > 2)
2110 pr_debug("%s: Tx error, status %2.2x.\n",
2111 dev->name, tx_status);
2112 if (tx_status & 0x04) dev->stats.tx_fifo_errors++;
2113 if (tx_status & 0x38) dev->stats.tx_aborted_errors++;
2114 if (tx_status & 0x30) {
2115 issue_and_wait(dev, TxReset);
2117 iowrite16(TxEnable, ioaddr + EL3_CMD);
2119 iowrite8(0x00, ioaddr + TxStatus); /* Pop the status stack. */
2122 return NETDEV_TX_OK;
2125 static netdev_tx_t
2126 boomerang_start_xmit(struct sk_buff *skb, struct net_device *dev)
2128 struct vortex_private *vp = netdev_priv(dev);
2129 void __iomem *ioaddr = vp->ioaddr;
2130 /* Calculate the next Tx descriptor entry. */
2131 int entry = vp->cur_tx % TX_RING_SIZE;
2132 struct boom_tx_desc *prev_entry = &vp->tx_ring[(vp->cur_tx-1) % TX_RING_SIZE];
2133 unsigned long flags;
2135 if (vortex_debug > 6) {
2136 pr_debug("boomerang_start_xmit()\n");
2137 pr_debug("%s: Trying to send a packet, Tx index %d.\n",
2138 dev->name, vp->cur_tx);
2142 * We can't allow a recursion from our interrupt handler back into the
2143 * tx routine, as they take the same spin lock, and that causes
2144 * deadlock. Just return NETDEV_TX_BUSY and let the stack try again in
2145 * a bit
2147 if (vp->handling_irq)
2148 return NETDEV_TX_BUSY;
2150 if (vp->cur_tx - vp->dirty_tx >= TX_RING_SIZE) {
2151 if (vortex_debug > 0)
2152 pr_warning("%s: BUG! Tx Ring full, refusing to send buffer.\n",
2153 dev->name);
2154 netif_stop_queue(dev);
2155 return NETDEV_TX_BUSY;
2158 vp->tx_skbuff[entry] = skb;
2160 vp->tx_ring[entry].next = 0;
2161 #if DO_ZEROCOPY
2162 if (skb->ip_summed != CHECKSUM_PARTIAL)
2163 vp->tx_ring[entry].status = cpu_to_le32(skb->len | TxIntrUploaded);
2164 else
2165 vp->tx_ring[entry].status = cpu_to_le32(skb->len | TxIntrUploaded | AddTCPChksum | AddUDPChksum);
2167 if (!skb_shinfo(skb)->nr_frags) {
2168 vp->tx_ring[entry].frag[0].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data,
2169 skb->len, PCI_DMA_TODEVICE));
2170 vp->tx_ring[entry].frag[0].length = cpu_to_le32(skb->len | LAST_FRAG);
2171 } else {
2172 int i;
2174 vp->tx_ring[entry].frag[0].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data,
2175 skb_headlen(skb), PCI_DMA_TODEVICE));
2176 vp->tx_ring[entry].frag[0].length = cpu_to_le32(skb_headlen(skb));
2178 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2179 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2181 vp->tx_ring[entry].frag[i+1].addr =
2182 cpu_to_le32(pci_map_single(
2183 VORTEX_PCI(vp),
2184 (void *)skb_frag_address(frag),
2185 frag->size, PCI_DMA_TODEVICE));
2187 if (i == skb_shinfo(skb)->nr_frags-1)
2188 vp->tx_ring[entry].frag[i+1].length = cpu_to_le32(frag->size|LAST_FRAG);
2189 else
2190 vp->tx_ring[entry].frag[i+1].length = cpu_to_le32(frag->size);
2193 #else
2194 vp->tx_ring[entry].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, skb->len, PCI_DMA_TODEVICE));
2195 vp->tx_ring[entry].length = cpu_to_le32(skb->len | LAST_FRAG);
2196 vp->tx_ring[entry].status = cpu_to_le32(skb->len | TxIntrUploaded);
2197 #endif
2199 spin_lock_irqsave(&vp->lock, flags);
2200 /* Wait for the stall to complete. */
2201 issue_and_wait(dev, DownStall);
2202 prev_entry->next = cpu_to_le32(vp->tx_ring_dma + entry * sizeof(struct boom_tx_desc));
2203 if (ioread32(ioaddr + DownListPtr) == 0) {
2204 iowrite32(vp->tx_ring_dma + entry * sizeof(struct boom_tx_desc), ioaddr + DownListPtr);
2205 vp->queued_packet++;
2208 vp->cur_tx++;
2209 if (vp->cur_tx - vp->dirty_tx > TX_RING_SIZE - 1) {
2210 netif_stop_queue (dev);
2211 } else { /* Clear previous interrupt enable. */
2212 #if defined(tx_interrupt_mitigation)
2213 /* Dubious. If in boomeang_interrupt "faster" cyclone ifdef
2214 * were selected, this would corrupt DN_COMPLETE. No?
2216 prev_entry->status &= cpu_to_le32(~TxIntrUploaded);
2217 #endif
2219 iowrite16(DownUnstall, ioaddr + EL3_CMD);
2220 spin_unlock_irqrestore(&vp->lock, flags);
2221 return NETDEV_TX_OK;
2224 /* The interrupt handler does all of the Rx thread work and cleans up
2225 after the Tx thread. */
2228 * This is the ISR for the vortex series chips.
2229 * full_bus_master_tx == 0 && full_bus_master_rx == 0
2232 static irqreturn_t
2233 vortex_interrupt(int irq, void *dev_id)
2235 struct net_device *dev = dev_id;
2236 struct vortex_private *vp = netdev_priv(dev);
2237 void __iomem *ioaddr;
2238 int status;
2239 int work_done = max_interrupt_work;
2240 int handled = 0;
2242 ioaddr = vp->ioaddr;
2243 spin_lock(&vp->lock);
2245 status = ioread16(ioaddr + EL3_STATUS);
2247 if (vortex_debug > 6)
2248 pr_debug("vortex_interrupt(). status=0x%4x\n", status);
2250 if ((status & IntLatch) == 0)
2251 goto handler_exit; /* No interrupt: shared IRQs cause this */
2252 handled = 1;
2254 if (status & IntReq) {
2255 status |= vp->deferred;
2256 vp->deferred = 0;
2259 if (status == 0xffff) /* h/w no longer present (hotplug)? */
2260 goto handler_exit;
2262 if (vortex_debug > 4)
2263 pr_debug("%s: interrupt, status %4.4x, latency %d ticks.\n",
2264 dev->name, status, ioread8(ioaddr + Timer));
2266 spin_lock(&vp->window_lock);
2267 window_set(vp, 7);
2269 do {
2270 if (vortex_debug > 5)
2271 pr_debug("%s: In interrupt loop, status %4.4x.\n",
2272 dev->name, status);
2273 if (status & RxComplete)
2274 vortex_rx(dev);
2276 if (status & TxAvailable) {
2277 if (vortex_debug > 5)
2278 pr_debug(" TX room bit was handled.\n");
2279 /* There's room in the FIFO for a full-sized packet. */
2280 iowrite16(AckIntr | TxAvailable, ioaddr + EL3_CMD);
2281 netif_wake_queue (dev);
2284 if (status & DMADone) {
2285 if (ioread16(ioaddr + Wn7_MasterStatus) & 0x1000) {
2286 iowrite16(0x1000, ioaddr + Wn7_MasterStatus); /* Ack the event. */
2287 pci_unmap_single(VORTEX_PCI(vp), vp->tx_skb_dma, (vp->tx_skb->len + 3) & ~3, PCI_DMA_TODEVICE);
2288 dev_kfree_skb_irq(vp->tx_skb); /* Release the transferred buffer */
2289 if (ioread16(ioaddr + TxFree) > 1536) {
2291 * AKPM: FIXME: I don't think we need this. If the queue was stopped due to
2292 * insufficient FIFO room, the TxAvailable test will succeed and call
2293 * netif_wake_queue()
2295 netif_wake_queue(dev);
2296 } else { /* Interrupt when FIFO has room for max-sized packet. */
2297 iowrite16(SetTxThreshold + (1536>>2), ioaddr + EL3_CMD);
2298 netif_stop_queue(dev);
2302 /* Check for all uncommon interrupts at once. */
2303 if (status & (HostError | RxEarly | StatsFull | TxComplete | IntReq)) {
2304 if (status == 0xffff)
2305 break;
2306 if (status & RxEarly)
2307 vortex_rx(dev);
2308 spin_unlock(&vp->window_lock);
2309 vortex_error(dev, status);
2310 spin_lock(&vp->window_lock);
2311 window_set(vp, 7);
2314 if (--work_done < 0) {
2315 pr_warning("%s: Too much work in interrupt, status %4.4x.\n",
2316 dev->name, status);
2317 /* Disable all pending interrupts. */
2318 do {
2319 vp->deferred |= status;
2320 iowrite16(SetStatusEnb | (~vp->deferred & vp->status_enable),
2321 ioaddr + EL3_CMD);
2322 iowrite16(AckIntr | (vp->deferred & 0x7ff), ioaddr + EL3_CMD);
2323 } while ((status = ioread16(ioaddr + EL3_CMD)) & IntLatch);
2324 /* The timer will reenable interrupts. */
2325 mod_timer(&vp->timer, jiffies + 1*HZ);
2326 break;
2328 /* Acknowledge the IRQ. */
2329 iowrite16(AckIntr | IntReq | IntLatch, ioaddr + EL3_CMD);
2330 } while ((status = ioread16(ioaddr + EL3_STATUS)) & (IntLatch | RxComplete));
2332 spin_unlock(&vp->window_lock);
2334 if (vortex_debug > 4)
2335 pr_debug("%s: exiting interrupt, status %4.4x.\n",
2336 dev->name, status);
2337 handler_exit:
2338 spin_unlock(&vp->lock);
2339 return IRQ_RETVAL(handled);
2343 * This is the ISR for the boomerang series chips.
2344 * full_bus_master_tx == 1 && full_bus_master_rx == 1
2347 static irqreturn_t
2348 boomerang_interrupt(int irq, void *dev_id)
2350 struct net_device *dev = dev_id;
2351 struct vortex_private *vp = netdev_priv(dev);
2352 void __iomem *ioaddr;
2353 int status;
2354 int work_done = max_interrupt_work;
2356 ioaddr = vp->ioaddr;
2360 * It seems dopey to put the spinlock this early, but we could race against vortex_tx_timeout
2361 * and boomerang_start_xmit
2363 spin_lock(&vp->lock);
2364 vp->handling_irq = 1;
2366 status = ioread16(ioaddr + EL3_STATUS);
2368 if (vortex_debug > 6)
2369 pr_debug("boomerang_interrupt. status=0x%4x\n", status);
2371 if ((status & IntLatch) == 0)
2372 goto handler_exit; /* No interrupt: shared IRQs can cause this */
2374 if (status == 0xffff) { /* h/w no longer present (hotplug)? */
2375 if (vortex_debug > 1)
2376 pr_debug("boomerang_interrupt(1): status = 0xffff\n");
2377 goto handler_exit;
2380 if (status & IntReq) {
2381 status |= vp->deferred;
2382 vp->deferred = 0;
2385 if (vortex_debug > 4)
2386 pr_debug("%s: interrupt, status %4.4x, latency %d ticks.\n",
2387 dev->name, status, ioread8(ioaddr + Timer));
2388 do {
2389 if (vortex_debug > 5)
2390 pr_debug("%s: In interrupt loop, status %4.4x.\n",
2391 dev->name, status);
2392 if (status & UpComplete) {
2393 iowrite16(AckIntr | UpComplete, ioaddr + EL3_CMD);
2394 if (vortex_debug > 5)
2395 pr_debug("boomerang_interrupt->boomerang_rx\n");
2396 boomerang_rx(dev);
2399 if (status & DownComplete) {
2400 unsigned int dirty_tx = vp->dirty_tx;
2402 iowrite16(AckIntr | DownComplete, ioaddr + EL3_CMD);
2403 while (vp->cur_tx - dirty_tx > 0) {
2404 int entry = dirty_tx % TX_RING_SIZE;
2405 #if 1 /* AKPM: the latter is faster, but cyclone-only */
2406 if (ioread32(ioaddr + DownListPtr) ==
2407 vp->tx_ring_dma + entry * sizeof(struct boom_tx_desc))
2408 break; /* It still hasn't been processed. */
2409 #else
2410 if ((vp->tx_ring[entry].status & DN_COMPLETE) == 0)
2411 break; /* It still hasn't been processed. */
2412 #endif
2414 if (vp->tx_skbuff[entry]) {
2415 struct sk_buff *skb = vp->tx_skbuff[entry];
2416 #if DO_ZEROCOPY
2417 int i;
2418 for (i=0; i<=skb_shinfo(skb)->nr_frags; i++)
2419 pci_unmap_single(VORTEX_PCI(vp),
2420 le32_to_cpu(vp->tx_ring[entry].frag[i].addr),
2421 le32_to_cpu(vp->tx_ring[entry].frag[i].length)&0xFFF,
2422 PCI_DMA_TODEVICE);
2423 #else
2424 pci_unmap_single(VORTEX_PCI(vp),
2425 le32_to_cpu(vp->tx_ring[entry].addr), skb->len, PCI_DMA_TODEVICE);
2426 #endif
2427 dev_kfree_skb_irq(skb);
2428 vp->tx_skbuff[entry] = NULL;
2429 } else {
2430 pr_debug("boomerang_interrupt: no skb!\n");
2432 /* dev->stats.tx_packets++; Counted below. */
2433 dirty_tx++;
2435 vp->dirty_tx = dirty_tx;
2436 if (vp->cur_tx - dirty_tx <= TX_RING_SIZE - 1) {
2437 if (vortex_debug > 6)
2438 pr_debug("boomerang_interrupt: wake queue\n");
2439 netif_wake_queue (dev);
2443 /* Check for all uncommon interrupts at once. */
2444 if (status & (HostError | RxEarly | StatsFull | TxComplete | IntReq))
2445 vortex_error(dev, status);
2447 if (--work_done < 0) {
2448 pr_warning("%s: Too much work in interrupt, status %4.4x.\n",
2449 dev->name, status);
2450 /* Disable all pending interrupts. */
2451 do {
2452 vp->deferred |= status;
2453 iowrite16(SetStatusEnb | (~vp->deferred & vp->status_enable),
2454 ioaddr + EL3_CMD);
2455 iowrite16(AckIntr | (vp->deferred & 0x7ff), ioaddr + EL3_CMD);
2456 } while ((status = ioread16(ioaddr + EL3_CMD)) & IntLatch);
2457 /* The timer will reenable interrupts. */
2458 mod_timer(&vp->timer, jiffies + 1*HZ);
2459 break;
2461 /* Acknowledge the IRQ. */
2462 iowrite16(AckIntr | IntReq | IntLatch, ioaddr + EL3_CMD);
2463 if (vp->cb_fn_base) /* The PCMCIA people are idiots. */
2464 iowrite32(0x8000, vp->cb_fn_base + 4);
2466 } while ((status = ioread16(ioaddr + EL3_STATUS)) & IntLatch);
2468 if (vortex_debug > 4)
2469 pr_debug("%s: exiting interrupt, status %4.4x.\n",
2470 dev->name, status);
2471 handler_exit:
2472 vp->handling_irq = 0;
2473 spin_unlock(&vp->lock);
2474 return IRQ_HANDLED;
2477 static int vortex_rx(struct net_device *dev)
2479 struct vortex_private *vp = netdev_priv(dev);
2480 void __iomem *ioaddr = vp->ioaddr;
2481 int i;
2482 short rx_status;
2484 if (vortex_debug > 5)
2485 pr_debug("vortex_rx(): status %4.4x, rx_status %4.4x.\n",
2486 ioread16(ioaddr+EL3_STATUS), ioread16(ioaddr+RxStatus));
2487 while ((rx_status = ioread16(ioaddr + RxStatus)) > 0) {
2488 if (rx_status & 0x4000) { /* Error, update stats. */
2489 unsigned char rx_error = ioread8(ioaddr + RxErrors);
2490 if (vortex_debug > 2)
2491 pr_debug(" Rx error: status %2.2x.\n", rx_error);
2492 dev->stats.rx_errors++;
2493 if (rx_error & 0x01) dev->stats.rx_over_errors++;
2494 if (rx_error & 0x02) dev->stats.rx_length_errors++;
2495 if (rx_error & 0x04) dev->stats.rx_frame_errors++;
2496 if (rx_error & 0x08) dev->stats.rx_crc_errors++;
2497 if (rx_error & 0x10) dev->stats.rx_length_errors++;
2498 } else {
2499 /* The packet length: up to 4.5K!. */
2500 int pkt_len = rx_status & 0x1fff;
2501 struct sk_buff *skb;
2503 skb = dev_alloc_skb(pkt_len + 5);
2504 if (vortex_debug > 4)
2505 pr_debug("Receiving packet size %d status %4.4x.\n",
2506 pkt_len, rx_status);
2507 if (skb != NULL) {
2508 skb_reserve(skb, 2); /* Align IP on 16 byte boundaries */
2509 /* 'skb_put()' points to the start of sk_buff data area. */
2510 if (vp->bus_master &&
2511 ! (ioread16(ioaddr + Wn7_MasterStatus) & 0x8000)) {
2512 dma_addr_t dma = pci_map_single(VORTEX_PCI(vp), skb_put(skb, pkt_len),
2513 pkt_len, PCI_DMA_FROMDEVICE);
2514 iowrite32(dma, ioaddr + Wn7_MasterAddr);
2515 iowrite16((skb->len + 3) & ~3, ioaddr + Wn7_MasterLen);
2516 iowrite16(StartDMAUp, ioaddr + EL3_CMD);
2517 while (ioread16(ioaddr + Wn7_MasterStatus) & 0x8000)
2519 pci_unmap_single(VORTEX_PCI(vp), dma, pkt_len, PCI_DMA_FROMDEVICE);
2520 } else {
2521 ioread32_rep(ioaddr + RX_FIFO,
2522 skb_put(skb, pkt_len),
2523 (pkt_len + 3) >> 2);
2525 iowrite16(RxDiscard, ioaddr + EL3_CMD); /* Pop top Rx packet. */
2526 skb->protocol = eth_type_trans(skb, dev);
2527 netif_rx(skb);
2528 dev->stats.rx_packets++;
2529 /* Wait a limited time to go to next packet. */
2530 for (i = 200; i >= 0; i--)
2531 if ( ! (ioread16(ioaddr + EL3_STATUS) & CmdInProgress))
2532 break;
2533 continue;
2534 } else if (vortex_debug > 0)
2535 pr_notice("%s: No memory to allocate a sk_buff of size %d.\n",
2536 dev->name, pkt_len);
2537 dev->stats.rx_dropped++;
2539 issue_and_wait(dev, RxDiscard);
2542 return 0;
2545 static int
2546 boomerang_rx(struct net_device *dev)
2548 struct vortex_private *vp = netdev_priv(dev);
2549 int entry = vp->cur_rx % RX_RING_SIZE;
2550 void __iomem *ioaddr = vp->ioaddr;
2551 int rx_status;
2552 int rx_work_limit = vp->dirty_rx + RX_RING_SIZE - vp->cur_rx;
2554 if (vortex_debug > 5)
2555 pr_debug("boomerang_rx(): status %4.4x\n", ioread16(ioaddr+EL3_STATUS));
2557 while ((rx_status = le32_to_cpu(vp->rx_ring[entry].status)) & RxDComplete){
2558 if (--rx_work_limit < 0)
2559 break;
2560 if (rx_status & RxDError) { /* Error, update stats. */
2561 unsigned char rx_error = rx_status >> 16;
2562 if (vortex_debug > 2)
2563 pr_debug(" Rx error: status %2.2x.\n", rx_error);
2564 dev->stats.rx_errors++;
2565 if (rx_error & 0x01) dev->stats.rx_over_errors++;
2566 if (rx_error & 0x02) dev->stats.rx_length_errors++;
2567 if (rx_error & 0x04) dev->stats.rx_frame_errors++;
2568 if (rx_error & 0x08) dev->stats.rx_crc_errors++;
2569 if (rx_error & 0x10) dev->stats.rx_length_errors++;
2570 } else {
2571 /* The packet length: up to 4.5K!. */
2572 int pkt_len = rx_status & 0x1fff;
2573 struct sk_buff *skb;
2574 dma_addr_t dma = le32_to_cpu(vp->rx_ring[entry].addr);
2576 if (vortex_debug > 4)
2577 pr_debug("Receiving packet size %d status %4.4x.\n",
2578 pkt_len, rx_status);
2580 /* Check if the packet is long enough to just accept without
2581 copying to a properly sized skbuff. */
2582 if (pkt_len < rx_copybreak && (skb = dev_alloc_skb(pkt_len + 2)) != NULL) {
2583 skb_reserve(skb, 2); /* Align IP on 16 byte boundaries */
2584 pci_dma_sync_single_for_cpu(VORTEX_PCI(vp), dma, PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
2585 /* 'skb_put()' points to the start of sk_buff data area. */
2586 memcpy(skb_put(skb, pkt_len),
2587 vp->rx_skbuff[entry]->data,
2588 pkt_len);
2589 pci_dma_sync_single_for_device(VORTEX_PCI(vp), dma, PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
2590 vp->rx_copy++;
2591 } else {
2592 /* Pass up the skbuff already on the Rx ring. */
2593 skb = vp->rx_skbuff[entry];
2594 vp->rx_skbuff[entry] = NULL;
2595 skb_put(skb, pkt_len);
2596 pci_unmap_single(VORTEX_PCI(vp), dma, PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
2597 vp->rx_nocopy++;
2599 skb->protocol = eth_type_trans(skb, dev);
2600 { /* Use hardware checksum info. */
2601 int csum_bits = rx_status & 0xee000000;
2602 if (csum_bits &&
2603 (csum_bits == (IPChksumValid | TCPChksumValid) ||
2604 csum_bits == (IPChksumValid | UDPChksumValid))) {
2605 skb->ip_summed = CHECKSUM_UNNECESSARY;
2606 vp->rx_csumhits++;
2609 netif_rx(skb);
2610 dev->stats.rx_packets++;
2612 entry = (++vp->cur_rx) % RX_RING_SIZE;
2614 /* Refill the Rx ring buffers. */
2615 for (; vp->cur_rx - vp->dirty_rx > 0; vp->dirty_rx++) {
2616 struct sk_buff *skb;
2617 entry = vp->dirty_rx % RX_RING_SIZE;
2618 if (vp->rx_skbuff[entry] == NULL) {
2619 skb = netdev_alloc_skb_ip_align(dev, PKT_BUF_SZ);
2620 if (skb == NULL) {
2621 static unsigned long last_jif;
2622 if (time_after(jiffies, last_jif + 10 * HZ)) {
2623 pr_warning("%s: memory shortage\n", dev->name);
2624 last_jif = jiffies;
2626 if ((vp->cur_rx - vp->dirty_rx) == RX_RING_SIZE)
2627 mod_timer(&vp->rx_oom_timer, RUN_AT(HZ * 1));
2628 break; /* Bad news! */
2631 vp->rx_ring[entry].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, PKT_BUF_SZ, PCI_DMA_FROMDEVICE));
2632 vp->rx_skbuff[entry] = skb;
2634 vp->rx_ring[entry].status = 0; /* Clear complete bit. */
2635 iowrite16(UpUnstall, ioaddr + EL3_CMD);
2637 return 0;
2641 * If we've hit a total OOM refilling the Rx ring we poll once a second
2642 * for some memory. Otherwise there is no way to restart the rx process.
2644 static void
2645 rx_oom_timer(unsigned long arg)
2647 struct net_device *dev = (struct net_device *)arg;
2648 struct vortex_private *vp = netdev_priv(dev);
2650 spin_lock_irq(&vp->lock);
2651 if ((vp->cur_rx - vp->dirty_rx) == RX_RING_SIZE) /* This test is redundant, but makes me feel good */
2652 boomerang_rx(dev);
2653 if (vortex_debug > 1) {
2654 pr_debug("%s: rx_oom_timer %s\n", dev->name,
2655 ((vp->cur_rx - vp->dirty_rx) != RX_RING_SIZE) ? "succeeded" : "retrying");
2657 spin_unlock_irq(&vp->lock);
2660 static void
2661 vortex_down(struct net_device *dev, int final_down)
2663 struct vortex_private *vp = netdev_priv(dev);
2664 void __iomem *ioaddr = vp->ioaddr;
2666 netif_stop_queue (dev);
2668 del_timer_sync(&vp->rx_oom_timer);
2669 del_timer_sync(&vp->timer);
2671 /* Turn off statistics ASAP. We update dev->stats below. */
2672 iowrite16(StatsDisable, ioaddr + EL3_CMD);
2674 /* Disable the receiver and transmitter. */
2675 iowrite16(RxDisable, ioaddr + EL3_CMD);
2676 iowrite16(TxDisable, ioaddr + EL3_CMD);
2678 /* Disable receiving 802.1q tagged frames */
2679 set_8021q_mode(dev, 0);
2681 if (dev->if_port == XCVR_10base2)
2682 /* Turn off thinnet power. Green! */
2683 iowrite16(StopCoax, ioaddr + EL3_CMD);
2685 iowrite16(SetIntrEnb | 0x0000, ioaddr + EL3_CMD);
2687 update_stats(ioaddr, dev);
2688 if (vp->full_bus_master_rx)
2689 iowrite32(0, ioaddr + UpListPtr);
2690 if (vp->full_bus_master_tx)
2691 iowrite32(0, ioaddr + DownListPtr);
2693 if (final_down && VORTEX_PCI(vp)) {
2694 vp->pm_state_valid = 1;
2695 pci_save_state(VORTEX_PCI(vp));
2696 acpi_set_WOL(dev);
2700 static int
2701 vortex_close(struct net_device *dev)
2703 struct vortex_private *vp = netdev_priv(dev);
2704 void __iomem *ioaddr = vp->ioaddr;
2705 int i;
2707 if (netif_device_present(dev))
2708 vortex_down(dev, 1);
2710 if (vortex_debug > 1) {
2711 pr_debug("%s: vortex_close() status %4.4x, Tx status %2.2x.\n",
2712 dev->name, ioread16(ioaddr + EL3_STATUS), ioread8(ioaddr + TxStatus));
2713 pr_debug("%s: vortex close stats: rx_nocopy %d rx_copy %d"
2714 " tx_queued %d Rx pre-checksummed %d.\n",
2715 dev->name, vp->rx_nocopy, vp->rx_copy, vp->queued_packet, vp->rx_csumhits);
2718 #if DO_ZEROCOPY
2719 if (vp->rx_csumhits &&
2720 (vp->drv_flags & HAS_HWCKSM) == 0 &&
2721 (vp->card_idx >= MAX_UNITS || hw_checksums[vp->card_idx] == -1)) {
2722 pr_warning("%s supports hardware checksums, and we're not using them!\n", dev->name);
2724 #endif
2726 free_irq(dev->irq, dev);
2728 if (vp->full_bus_master_rx) { /* Free Boomerang bus master Rx buffers. */
2729 for (i = 0; i < RX_RING_SIZE; i++)
2730 if (vp->rx_skbuff[i]) {
2731 pci_unmap_single( VORTEX_PCI(vp), le32_to_cpu(vp->rx_ring[i].addr),
2732 PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
2733 dev_kfree_skb(vp->rx_skbuff[i]);
2734 vp->rx_skbuff[i] = NULL;
2737 if (vp->full_bus_master_tx) { /* Free Boomerang bus master Tx buffers. */
2738 for (i = 0; i < TX_RING_SIZE; i++) {
2739 if (vp->tx_skbuff[i]) {
2740 struct sk_buff *skb = vp->tx_skbuff[i];
2741 #if DO_ZEROCOPY
2742 int k;
2744 for (k=0; k<=skb_shinfo(skb)->nr_frags; k++)
2745 pci_unmap_single(VORTEX_PCI(vp),
2746 le32_to_cpu(vp->tx_ring[i].frag[k].addr),
2747 le32_to_cpu(vp->tx_ring[i].frag[k].length)&0xFFF,
2748 PCI_DMA_TODEVICE);
2749 #else
2750 pci_unmap_single(VORTEX_PCI(vp), le32_to_cpu(vp->tx_ring[i].addr), skb->len, PCI_DMA_TODEVICE);
2751 #endif
2752 dev_kfree_skb(skb);
2753 vp->tx_skbuff[i] = NULL;
2758 return 0;
2761 static void
2762 dump_tx_ring(struct net_device *dev)
2764 if (vortex_debug > 0) {
2765 struct vortex_private *vp = netdev_priv(dev);
2766 void __iomem *ioaddr = vp->ioaddr;
2768 if (vp->full_bus_master_tx) {
2769 int i;
2770 int stalled = ioread32(ioaddr + PktStatus) & 0x04; /* Possible racy. But it's only debug stuff */
2772 pr_err(" Flags; bus-master %d, dirty %d(%d) current %d(%d)\n",
2773 vp->full_bus_master_tx,
2774 vp->dirty_tx, vp->dirty_tx % TX_RING_SIZE,
2775 vp->cur_tx, vp->cur_tx % TX_RING_SIZE);
2776 pr_err(" Transmit list %8.8x vs. %p.\n",
2777 ioread32(ioaddr + DownListPtr),
2778 &vp->tx_ring[vp->dirty_tx % TX_RING_SIZE]);
2779 issue_and_wait(dev, DownStall);
2780 for (i = 0; i < TX_RING_SIZE; i++) {
2781 unsigned int length;
2783 #if DO_ZEROCOPY
2784 length = le32_to_cpu(vp->tx_ring[i].frag[0].length);
2785 #else
2786 length = le32_to_cpu(vp->tx_ring[i].length);
2787 #endif
2788 pr_err(" %d: @%p length %8.8x status %8.8x\n",
2789 i, &vp->tx_ring[i], length,
2790 le32_to_cpu(vp->tx_ring[i].status));
2792 if (!stalled)
2793 iowrite16(DownUnstall, ioaddr + EL3_CMD);
2798 static struct net_device_stats *vortex_get_stats(struct net_device *dev)
2800 struct vortex_private *vp = netdev_priv(dev);
2801 void __iomem *ioaddr = vp->ioaddr;
2802 unsigned long flags;
2804 if (netif_device_present(dev)) { /* AKPM: Used to be netif_running */
2805 spin_lock_irqsave (&vp->lock, flags);
2806 update_stats(ioaddr, dev);
2807 spin_unlock_irqrestore (&vp->lock, flags);
2809 return &dev->stats;
2812 /* Update statistics.
2813 Unlike with the EL3 we need not worry about interrupts changing
2814 the window setting from underneath us, but we must still guard
2815 against a race condition with a StatsUpdate interrupt updating the
2816 table. This is done by checking that the ASM (!) code generated uses
2817 atomic updates with '+='.
2819 static void update_stats(void __iomem *ioaddr, struct net_device *dev)
2821 struct vortex_private *vp = netdev_priv(dev);
2823 /* Unlike the 3c5x9 we need not turn off stats updates while reading. */
2824 /* Switch to the stats window, and read everything. */
2825 dev->stats.tx_carrier_errors += window_read8(vp, 6, 0);
2826 dev->stats.tx_heartbeat_errors += window_read8(vp, 6, 1);
2827 dev->stats.tx_window_errors += window_read8(vp, 6, 4);
2828 dev->stats.rx_fifo_errors += window_read8(vp, 6, 5);
2829 dev->stats.tx_packets += window_read8(vp, 6, 6);
2830 dev->stats.tx_packets += (window_read8(vp, 6, 9) &
2831 0x30) << 4;
2832 /* Rx packets */ window_read8(vp, 6, 7); /* Must read to clear */
2833 /* Don't bother with register 9, an extension of registers 6&7.
2834 If we do use the 6&7 values the atomic update assumption above
2835 is invalid. */
2836 dev->stats.rx_bytes += window_read16(vp, 6, 10);
2837 dev->stats.tx_bytes += window_read16(vp, 6, 12);
2838 /* Extra stats for get_ethtool_stats() */
2839 vp->xstats.tx_multiple_collisions += window_read8(vp, 6, 2);
2840 vp->xstats.tx_single_collisions += window_read8(vp, 6, 3);
2841 vp->xstats.tx_deferred += window_read8(vp, 6, 8);
2842 vp->xstats.rx_bad_ssd += window_read8(vp, 4, 12);
2844 dev->stats.collisions = vp->xstats.tx_multiple_collisions
2845 + vp->xstats.tx_single_collisions
2846 + vp->xstats.tx_max_collisions;
2849 u8 up = window_read8(vp, 4, 13);
2850 dev->stats.rx_bytes += (up & 0x0f) << 16;
2851 dev->stats.tx_bytes += (up & 0xf0) << 12;
2855 static int vortex_nway_reset(struct net_device *dev)
2857 struct vortex_private *vp = netdev_priv(dev);
2859 return mii_nway_restart(&vp->mii);
2862 static int vortex_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2864 struct vortex_private *vp = netdev_priv(dev);
2866 return mii_ethtool_gset(&vp->mii, cmd);
2869 static int vortex_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2871 struct vortex_private *vp = netdev_priv(dev);
2873 return mii_ethtool_sset(&vp->mii, cmd);
2876 static u32 vortex_get_msglevel(struct net_device *dev)
2878 return vortex_debug;
2881 static void vortex_set_msglevel(struct net_device *dev, u32 dbg)
2883 vortex_debug = dbg;
2886 static int vortex_get_sset_count(struct net_device *dev, int sset)
2888 switch (sset) {
2889 case ETH_SS_STATS:
2890 return VORTEX_NUM_STATS;
2891 default:
2892 return -EOPNOTSUPP;
2896 static void vortex_get_ethtool_stats(struct net_device *dev,
2897 struct ethtool_stats *stats, u64 *data)
2899 struct vortex_private *vp = netdev_priv(dev);
2900 void __iomem *ioaddr = vp->ioaddr;
2901 unsigned long flags;
2903 spin_lock_irqsave(&vp->lock, flags);
2904 update_stats(ioaddr, dev);
2905 spin_unlock_irqrestore(&vp->lock, flags);
2907 data[0] = vp->xstats.tx_deferred;
2908 data[1] = vp->xstats.tx_max_collisions;
2909 data[2] = vp->xstats.tx_multiple_collisions;
2910 data[3] = vp->xstats.tx_single_collisions;
2911 data[4] = vp->xstats.rx_bad_ssd;
2915 static void vortex_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2917 switch (stringset) {
2918 case ETH_SS_STATS:
2919 memcpy(data, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
2920 break;
2921 default:
2922 WARN_ON(1);
2923 break;
2927 static void vortex_get_drvinfo(struct net_device *dev,
2928 struct ethtool_drvinfo *info)
2930 struct vortex_private *vp = netdev_priv(dev);
2932 strcpy(info->driver, DRV_NAME);
2933 if (VORTEX_PCI(vp)) {
2934 strcpy(info->bus_info, pci_name(VORTEX_PCI(vp)));
2935 } else {
2936 if (VORTEX_EISA(vp))
2937 strcpy(info->bus_info, dev_name(vp->gendev));
2938 else
2939 sprintf(info->bus_info, "EISA 0x%lx %d",
2940 dev->base_addr, dev->irq);
2944 static void vortex_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2946 struct vortex_private *vp = netdev_priv(dev);
2948 if (!VORTEX_PCI(vp))
2949 return;
2951 wol->supported = WAKE_MAGIC;
2953 wol->wolopts = 0;
2954 if (vp->enable_wol)
2955 wol->wolopts |= WAKE_MAGIC;
2958 static int vortex_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2960 struct vortex_private *vp = netdev_priv(dev);
2962 if (!VORTEX_PCI(vp))
2963 return -EOPNOTSUPP;
2965 if (wol->wolopts & ~WAKE_MAGIC)
2966 return -EINVAL;
2968 if (wol->wolopts & WAKE_MAGIC)
2969 vp->enable_wol = 1;
2970 else
2971 vp->enable_wol = 0;
2972 acpi_set_WOL(dev);
2974 return 0;
2977 static const struct ethtool_ops vortex_ethtool_ops = {
2978 .get_drvinfo = vortex_get_drvinfo,
2979 .get_strings = vortex_get_strings,
2980 .get_msglevel = vortex_get_msglevel,
2981 .set_msglevel = vortex_set_msglevel,
2982 .get_ethtool_stats = vortex_get_ethtool_stats,
2983 .get_sset_count = vortex_get_sset_count,
2984 .get_settings = vortex_get_settings,
2985 .set_settings = vortex_set_settings,
2986 .get_link = ethtool_op_get_link,
2987 .nway_reset = vortex_nway_reset,
2988 .get_wol = vortex_get_wol,
2989 .set_wol = vortex_set_wol,
2992 #ifdef CONFIG_PCI
2994 * Must power the device up to do MDIO operations
2996 static int vortex_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2998 int err;
2999 struct vortex_private *vp = netdev_priv(dev);
3000 pci_power_t state = 0;
3002 if(VORTEX_PCI(vp))
3003 state = VORTEX_PCI(vp)->current_state;
3005 /* The kernel core really should have pci_get_power_state() */
3007 if(state != 0)
3008 pci_set_power_state(VORTEX_PCI(vp), PCI_D0);
3009 err = generic_mii_ioctl(&vp->mii, if_mii(rq), cmd, NULL);
3010 if(state != 0)
3011 pci_set_power_state(VORTEX_PCI(vp), state);
3013 return err;
3015 #endif
3018 /* Pre-Cyclone chips have no documented multicast filter, so the only
3019 multicast setting is to receive all multicast frames. At least
3020 the chip has a very clean way to set the mode, unlike many others. */
3021 static void set_rx_mode(struct net_device *dev)
3023 struct vortex_private *vp = netdev_priv(dev);
3024 void __iomem *ioaddr = vp->ioaddr;
3025 int new_mode;
3027 if (dev->flags & IFF_PROMISC) {
3028 if (vortex_debug > 3)
3029 pr_notice("%s: Setting promiscuous mode.\n", dev->name);
3030 new_mode = SetRxFilter|RxStation|RxMulticast|RxBroadcast|RxProm;
3031 } else if (!netdev_mc_empty(dev) || dev->flags & IFF_ALLMULTI) {
3032 new_mode = SetRxFilter|RxStation|RxMulticast|RxBroadcast;
3033 } else
3034 new_mode = SetRxFilter | RxStation | RxBroadcast;
3036 iowrite16(new_mode, ioaddr + EL3_CMD);
3039 #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
3040 /* Setup the card so that it can receive frames with an 802.1q VLAN tag.
3041 Note that this must be done after each RxReset due to some backwards
3042 compatibility logic in the Cyclone and Tornado ASICs */
3044 /* The Ethernet Type used for 802.1q tagged frames */
3045 #define VLAN_ETHER_TYPE 0x8100
3047 static void set_8021q_mode(struct net_device *dev, int enable)
3049 struct vortex_private *vp = netdev_priv(dev);
3050 int mac_ctrl;
3052 if ((vp->drv_flags&IS_CYCLONE) || (vp->drv_flags&IS_TORNADO)) {
3053 /* cyclone and tornado chipsets can recognize 802.1q
3054 * tagged frames and treat them correctly */
3056 int max_pkt_size = dev->mtu+14; /* MTU+Ethernet header */
3057 if (enable)
3058 max_pkt_size += 4; /* 802.1Q VLAN tag */
3060 window_write16(vp, max_pkt_size, 3, Wn3_MaxPktSize);
3062 /* set VlanEtherType to let the hardware checksumming
3063 treat tagged frames correctly */
3064 window_write16(vp, VLAN_ETHER_TYPE, 7, Wn7_VlanEtherType);
3065 } else {
3066 /* on older cards we have to enable large frames */
3068 vp->large_frames = dev->mtu > 1500 || enable;
3070 mac_ctrl = window_read16(vp, 3, Wn3_MAC_Ctrl);
3071 if (vp->large_frames)
3072 mac_ctrl |= 0x40;
3073 else
3074 mac_ctrl &= ~0x40;
3075 window_write16(vp, mac_ctrl, 3, Wn3_MAC_Ctrl);
3078 #else
3080 static void set_8021q_mode(struct net_device *dev, int enable)
3085 #endif
3087 /* MII transceiver control section.
3088 Read and write the MII registers using software-generated serial
3089 MDIO protocol. See the MII specifications or DP83840A data sheet
3090 for details. */
3092 /* The maximum data clock rate is 2.5 Mhz. The minimum timing is usually
3093 met by back-to-back PCI I/O cycles, but we insert a delay to avoid
3094 "overclocking" issues. */
3095 static void mdio_delay(struct vortex_private *vp)
3097 window_read32(vp, 4, Wn4_PhysicalMgmt);
3100 #define MDIO_SHIFT_CLK 0x01
3101 #define MDIO_DIR_WRITE 0x04
3102 #define MDIO_DATA_WRITE0 (0x00 | MDIO_DIR_WRITE)
3103 #define MDIO_DATA_WRITE1 (0x02 | MDIO_DIR_WRITE)
3104 #define MDIO_DATA_READ 0x02
3105 #define MDIO_ENB_IN 0x00
3107 /* Generate the preamble required for initial synchronization and
3108 a few older transceivers. */
3109 static void mdio_sync(struct vortex_private *vp, int bits)
3111 /* Establish sync by sending at least 32 logic ones. */
3112 while (-- bits >= 0) {
3113 window_write16(vp, MDIO_DATA_WRITE1, 4, Wn4_PhysicalMgmt);
3114 mdio_delay(vp);
3115 window_write16(vp, MDIO_DATA_WRITE1 | MDIO_SHIFT_CLK,
3116 4, Wn4_PhysicalMgmt);
3117 mdio_delay(vp);
3121 static int mdio_read(struct net_device *dev, int phy_id, int location)
3123 int i;
3124 struct vortex_private *vp = netdev_priv(dev);
3125 int read_cmd = (0xf6 << 10) | (phy_id << 5) | location;
3126 unsigned int retval = 0;
3128 spin_lock_bh(&vp->mii_lock);
3130 if (mii_preamble_required)
3131 mdio_sync(vp, 32);
3133 /* Shift the read command bits out. */
3134 for (i = 14; i >= 0; i--) {
3135 int dataval = (read_cmd&(1<<i)) ? MDIO_DATA_WRITE1 : MDIO_DATA_WRITE0;
3136 window_write16(vp, dataval, 4, Wn4_PhysicalMgmt);
3137 mdio_delay(vp);
3138 window_write16(vp, dataval | MDIO_SHIFT_CLK,
3139 4, Wn4_PhysicalMgmt);
3140 mdio_delay(vp);
3142 /* Read the two transition, 16 data, and wire-idle bits. */
3143 for (i = 19; i > 0; i--) {
3144 window_write16(vp, MDIO_ENB_IN, 4, Wn4_PhysicalMgmt);
3145 mdio_delay(vp);
3146 retval = (retval << 1) |
3147 ((window_read16(vp, 4, Wn4_PhysicalMgmt) &
3148 MDIO_DATA_READ) ? 1 : 0);
3149 window_write16(vp, MDIO_ENB_IN | MDIO_SHIFT_CLK,
3150 4, Wn4_PhysicalMgmt);
3151 mdio_delay(vp);
3154 spin_unlock_bh(&vp->mii_lock);
3156 return retval & 0x20000 ? 0xffff : retval>>1 & 0xffff;
3159 static void mdio_write(struct net_device *dev, int phy_id, int location, int value)
3161 struct vortex_private *vp = netdev_priv(dev);
3162 int write_cmd = 0x50020000 | (phy_id << 23) | (location << 18) | value;
3163 int i;
3165 spin_lock_bh(&vp->mii_lock);
3167 if (mii_preamble_required)
3168 mdio_sync(vp, 32);
3170 /* Shift the command bits out. */
3171 for (i = 31; i >= 0; i--) {
3172 int dataval = (write_cmd&(1<<i)) ? MDIO_DATA_WRITE1 : MDIO_DATA_WRITE0;
3173 window_write16(vp, dataval, 4, Wn4_PhysicalMgmt);
3174 mdio_delay(vp);
3175 window_write16(vp, dataval | MDIO_SHIFT_CLK,
3176 4, Wn4_PhysicalMgmt);
3177 mdio_delay(vp);
3179 /* Leave the interface idle. */
3180 for (i = 1; i >= 0; i--) {
3181 window_write16(vp, MDIO_ENB_IN, 4, Wn4_PhysicalMgmt);
3182 mdio_delay(vp);
3183 window_write16(vp, MDIO_ENB_IN | MDIO_SHIFT_CLK,
3184 4, Wn4_PhysicalMgmt);
3185 mdio_delay(vp);
3188 spin_unlock_bh(&vp->mii_lock);
3191 /* ACPI: Advanced Configuration and Power Interface. */
3192 /* Set Wake-On-LAN mode and put the board into D3 (power-down) state. */
3193 static void acpi_set_WOL(struct net_device *dev)
3195 struct vortex_private *vp = netdev_priv(dev);
3196 void __iomem *ioaddr = vp->ioaddr;
3198 device_set_wakeup_enable(vp->gendev, vp->enable_wol);
3200 if (vp->enable_wol) {
3201 /* Power up on: 1==Downloaded Filter, 2==Magic Packets, 4==Link Status. */
3202 window_write16(vp, 2, 7, 0x0c);
3203 /* The RxFilter must accept the WOL frames. */
3204 iowrite16(SetRxFilter|RxStation|RxMulticast|RxBroadcast, ioaddr + EL3_CMD);
3205 iowrite16(RxEnable, ioaddr + EL3_CMD);
3207 if (pci_enable_wake(VORTEX_PCI(vp), PCI_D3hot, 1)) {
3208 pr_info("%s: WOL not supported.\n", pci_name(VORTEX_PCI(vp)));
3210 vp->enable_wol = 0;
3211 return;
3214 if (VORTEX_PCI(vp)->current_state < PCI_D3hot)
3215 return;
3217 /* Change the power state to D3; RxEnable doesn't take effect. */
3218 pci_set_power_state(VORTEX_PCI(vp), PCI_D3hot);
3223 static void __devexit vortex_remove_one(struct pci_dev *pdev)
3225 struct net_device *dev = pci_get_drvdata(pdev);
3226 struct vortex_private *vp;
3228 if (!dev) {
3229 pr_err("vortex_remove_one called for Compaq device!\n");
3230 BUG();
3233 vp = netdev_priv(dev);
3235 if (vp->cb_fn_base)
3236 pci_iounmap(VORTEX_PCI(vp), vp->cb_fn_base);
3238 unregister_netdev(dev);
3240 if (VORTEX_PCI(vp)) {
3241 pci_set_power_state(VORTEX_PCI(vp), PCI_D0); /* Go active */
3242 if (vp->pm_state_valid)
3243 pci_restore_state(VORTEX_PCI(vp));
3244 pci_disable_device(VORTEX_PCI(vp));
3246 /* Should really use issue_and_wait() here */
3247 iowrite16(TotalReset | ((vp->drv_flags & EEPROM_RESET) ? 0x04 : 0x14),
3248 vp->ioaddr + EL3_CMD);
3250 pci_iounmap(VORTEX_PCI(vp), vp->ioaddr);
3252 pci_free_consistent(pdev,
3253 sizeof(struct boom_rx_desc) * RX_RING_SIZE
3254 + sizeof(struct boom_tx_desc) * TX_RING_SIZE,
3255 vp->rx_ring,
3256 vp->rx_ring_dma);
3257 if (vp->must_free_region)
3258 release_region(dev->base_addr, vp->io_size);
3259 free_netdev(dev);
3263 static struct pci_driver vortex_driver = {
3264 .name = "3c59x",
3265 .probe = vortex_init_one,
3266 .remove = __devexit_p(vortex_remove_one),
3267 .id_table = vortex_pci_tbl,
3268 .driver.pm = VORTEX_PM_OPS,
3272 static int vortex_have_pci;
3273 static int vortex_have_eisa;
3276 static int __init vortex_init(void)
3278 int pci_rc, eisa_rc;
3280 pci_rc = pci_register_driver(&vortex_driver);
3281 eisa_rc = vortex_eisa_init();
3283 if (pci_rc == 0)
3284 vortex_have_pci = 1;
3285 if (eisa_rc > 0)
3286 vortex_have_eisa = 1;
3288 return (vortex_have_pci + vortex_have_eisa) ? 0 : -ENODEV;
3292 static void __exit vortex_eisa_cleanup(void)
3294 struct vortex_private *vp;
3295 void __iomem *ioaddr;
3297 #ifdef CONFIG_EISA
3298 /* Take care of the EISA devices */
3299 eisa_driver_unregister(&vortex_eisa_driver);
3300 #endif
3302 if (compaq_net_device) {
3303 vp = netdev_priv(compaq_net_device);
3304 ioaddr = ioport_map(compaq_net_device->base_addr,
3305 VORTEX_TOTAL_SIZE);
3307 unregister_netdev(compaq_net_device);
3308 iowrite16(TotalReset, ioaddr + EL3_CMD);
3309 release_region(compaq_net_device->base_addr,
3310 VORTEX_TOTAL_SIZE);
3312 free_netdev(compaq_net_device);
3317 static void __exit vortex_cleanup(void)
3319 if (vortex_have_pci)
3320 pci_unregister_driver(&vortex_driver);
3321 if (vortex_have_eisa)
3322 vortex_eisa_cleanup();
3326 module_init(vortex_init);
3327 module_exit(vortex_cleanup);