initial commit with v2.6.9
[linux-2.6.9-moxart.git] / include / linux / pci.h
blob3f76ca047d2f57dd2265f152abf8990f14516770
1 /*
2 * $Id: pci.h,v 1.87 1998/10/11 15:13:12 mj Exp $
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
17 #ifndef LINUX_PCI_H
18 #define LINUX_PCI_H
20 #include <linux/mod_devicetable.h>
23 * Under PCI, each device has 256 bytes of configuration address space,
24 * of which the first 64 bytes are standardized as follows:
26 #define PCI_VENDOR_ID 0x00 /* 16 bits */
27 #define PCI_DEVICE_ID 0x02 /* 16 bits */
28 #define PCI_COMMAND 0x04 /* 16 bits */
29 #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
30 #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
31 #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */
32 #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */
33 #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */
34 #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */
35 #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */
36 #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */
37 #define PCI_COMMAND_SERR 0x100 /* Enable SERR */
38 #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */
39 #define PCI_COMMAND_INTX_DISABLE 0x400 /* INTx Emulation Disable */
41 #define PCI_STATUS 0x06 /* 16 bits */
42 #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */
43 #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */
44 #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */
45 #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */
46 #define PCI_STATUS_PARITY 0x100 /* Detected parity error */
47 #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */
48 #define PCI_STATUS_DEVSEL_FAST 0x000
49 #define PCI_STATUS_DEVSEL_MEDIUM 0x200
50 #define PCI_STATUS_DEVSEL_SLOW 0x400
51 #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
52 #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
53 #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
54 #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
55 #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
57 #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8
58 revision */
59 #define PCI_REVISION_ID 0x08 /* Revision ID */
60 #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
61 #define PCI_CLASS_DEVICE 0x0a /* Device class */
63 #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
64 #define PCI_LATENCY_TIMER 0x0d /* 8 bits */
65 #define PCI_HEADER_TYPE 0x0e /* 8 bits */
66 #define PCI_HEADER_TYPE_NORMAL 0
67 #define PCI_HEADER_TYPE_BRIDGE 1
68 #define PCI_HEADER_TYPE_CARDBUS 2
70 #define PCI_BIST 0x0f /* 8 bits */
71 #define PCI_BIST_CODE_MASK 0x0f /* Return result */
72 #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */
73 #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */
76 * Base addresses specify locations in memory or I/O space.
77 * Decoded size can be determined by writing a value of
78 * 0xffffffff to the register, and reading it back. Only
79 * 1 bits are decoded.
81 #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
82 #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */
83 #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */
84 #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */
85 #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */
86 #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */
87 #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */
88 #define PCI_BASE_ADDRESS_SPACE_IO 0x01
89 #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
90 #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
91 #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */
92 #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */
93 #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
94 #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */
95 #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fUL)
96 #define PCI_BASE_ADDRESS_IO_MASK (~0x03UL)
97 /* bit 1 is reserved if address_space = 1 */
99 /* Header type 0 (normal devices) */
100 #define PCI_CARDBUS_CIS 0x28
101 #define PCI_SUBSYSTEM_VENDOR_ID 0x2c
102 #define PCI_SUBSYSTEM_ID 0x2e
103 #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
104 #define PCI_ROM_ADDRESS_ENABLE 0x01
105 #define PCI_ROM_ADDRESS_MASK (~0x7ffUL)
107 #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
109 /* 0x35-0x3b are reserved */
110 #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
111 #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
112 #define PCI_MIN_GNT 0x3e /* 8 bits */
113 #define PCI_MAX_LAT 0x3f /* 8 bits */
115 /* Header type 1 (PCI-to-PCI bridges) */
116 #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
117 #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
118 #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
119 #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */
120 #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */
121 #define PCI_IO_LIMIT 0x1d
122 #define PCI_IO_RANGE_TYPE_MASK 0x0fUL /* I/O bridging type */
123 #define PCI_IO_RANGE_TYPE_16 0x00
124 #define PCI_IO_RANGE_TYPE_32 0x01
125 #define PCI_IO_RANGE_MASK (~0x0fUL)
126 #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
127 #define PCI_MEMORY_BASE 0x20 /* Memory range behind */
128 #define PCI_MEMORY_LIMIT 0x22
129 #define PCI_MEMORY_RANGE_TYPE_MASK 0x0fUL
130 #define PCI_MEMORY_RANGE_MASK (~0x0fUL)
131 #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */
132 #define PCI_PREF_MEMORY_LIMIT 0x26
133 #define PCI_PREF_RANGE_TYPE_MASK 0x0fUL
134 #define PCI_PREF_RANGE_TYPE_32 0x00
135 #define PCI_PREF_RANGE_TYPE_64 0x01
136 #define PCI_PREF_RANGE_MASK (~0x0fUL)
137 #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */
138 #define PCI_PREF_LIMIT_UPPER32 0x2c
139 #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */
140 #define PCI_IO_LIMIT_UPPER16 0x32
141 /* 0x34 same as for htype 0 */
142 /* 0x35-0x3b is reserved */
143 #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
144 /* 0x3c-0x3d are same as for htype 0 */
145 #define PCI_BRIDGE_CONTROL 0x3e
146 #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */
147 #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */
148 #define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */
149 #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */
150 #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */
151 #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */
152 #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */
154 /* Header type 2 (CardBus bridges) */
155 #define PCI_CB_CAPABILITY_LIST 0x14
156 /* 0x15 reserved */
157 #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */
158 #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */
159 #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */
160 #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */
161 #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */
162 #define PCI_CB_MEMORY_BASE_0 0x1c
163 #define PCI_CB_MEMORY_LIMIT_0 0x20
164 #define PCI_CB_MEMORY_BASE_1 0x24
165 #define PCI_CB_MEMORY_LIMIT_1 0x28
166 #define PCI_CB_IO_BASE_0 0x2c
167 #define PCI_CB_IO_BASE_0_HI 0x2e
168 #define PCI_CB_IO_LIMIT_0 0x30
169 #define PCI_CB_IO_LIMIT_0_HI 0x32
170 #define PCI_CB_IO_BASE_1 0x34
171 #define PCI_CB_IO_BASE_1_HI 0x36
172 #define PCI_CB_IO_LIMIT_1 0x38
173 #define PCI_CB_IO_LIMIT_1_HI 0x3a
174 #define PCI_CB_IO_RANGE_MASK (~0x03UL)
175 /* 0x3c-0x3d are same as for htype 0 */
176 #define PCI_CB_BRIDGE_CONTROL 0x3e
177 #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */
178 #define PCI_CB_BRIDGE_CTL_SERR 0x02
179 #define PCI_CB_BRIDGE_CTL_ISA 0x04
180 #define PCI_CB_BRIDGE_CTL_VGA 0x08
181 #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
182 #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */
183 #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */
184 #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */
185 #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
186 #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400
187 #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
188 #define PCI_CB_SUBSYSTEM_ID 0x42
189 #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */
190 /* 0x48-0x7f reserved */
192 /* Capability lists */
194 #define PCI_CAP_LIST_ID 0 /* Capability ID */
195 #define PCI_CAP_ID_PM 0x01 /* Power Management */
196 #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */
197 #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */
198 #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */
199 #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */
200 #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */
201 #define PCI_CAP_ID_PCIX 0x07 /* PCI-X */
202 #define PCI_CAP_ID_SHPC 0x0C /* PCI Standard Hot-Plug Controller */
203 #define PCI_CAP_ID_EXP 0x10 /* PCI Express */
204 #define PCI_CAP_ID_MSIX 0x11 /* MSI-X */
205 #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
206 #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */
207 #define PCI_CAP_SIZEOF 4
209 /* Power Management Registers */
211 #define PCI_PM_PMC 2 /* PM Capabilities Register */
212 #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */
213 #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */
214 #define PCI_PM_CAP_RESERVED 0x0010 /* Reserved field */
215 #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */
216 #define PCI_PM_CAP_AUX_POWER 0x01C0 /* Auxilliary power support mask */
217 #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */
218 #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */
219 #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */
220 #define PCI_PM_CAP_PME_MASK 0xF800 /* PME Mask of all supported states */
221 #define PCI_PM_CAP_PME_D0 0x0800 /* PME# from D0 */
222 #define PCI_PM_CAP_PME_D1 0x1000 /* PME# from D1 */
223 #define PCI_PM_CAP_PME_D2 0x2000 /* PME# from D2 */
224 #define PCI_PM_CAP_PME_D3 0x4000 /* PME# from D3 (hot) */
225 #define PCI_PM_CAP_PME_D3cold 0x8000 /* PME# from D3 (cold) */
226 #define PCI_PM_CTRL 4 /* PM control and status register */
227 #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */
228 #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */
229 #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */
230 #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */
231 #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */
232 #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */
233 #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */
234 #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */
235 #define PCI_PM_DATA_REGISTER 7 /* (??) */
236 #define PCI_PM_SIZEOF 8
238 /* AGP registers */
240 #define PCI_AGP_VERSION 2 /* BCD version number */
241 #define PCI_AGP_RFU 3 /* Rest of capability flags */
242 #define PCI_AGP_STATUS 4 /* Status register */
243 #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */
244 #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */
245 #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */
246 #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */
247 #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */
248 #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */
249 #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */
250 #define PCI_AGP_COMMAND 8 /* Control register */
251 #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */
252 #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */
253 #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */
254 #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */
255 #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */
256 #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */
257 #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 2x rate */
258 #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 1x rate */
259 #define PCI_AGP_SIZEOF 12
261 /* Vital Product Data */
263 #define PCI_VPD_ADDR 2 /* Address to access (15 bits!) */
264 #define PCI_VPD_ADDR_MASK 0x7fff /* Address mask */
265 #define PCI_VPD_ADDR_F 0x8000 /* Write 0, 1 indicates completion */
266 #define PCI_VPD_DATA 4 /* 32-bits of data returned here */
268 /* Slot Identification */
270 #define PCI_SID_ESR 2 /* Expansion Slot Register */
271 #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */
272 #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */
273 #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */
275 /* Message Signalled Interrupts registers */
277 #define PCI_MSI_FLAGS 2 /* Various flags */
278 #define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */
279 #define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */
280 #define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */
281 #define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */
282 #define PCI_MSI_FLAGS_MASKBIT 0x100 /* 64-bit mask bits allowed */
283 #define PCI_MSI_RFU 3 /* Rest of capability flags */
284 #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */
285 #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
286 #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */
287 #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */
288 #define PCI_MSI_MASK_BIT 16 /* Mask bits register */
290 /* CompactPCI Hotswap Register */
292 #define PCI_CHSWP_CSR 2 /* Control and Status Register */
293 #define PCI_CHSWP_DHA 0x01 /* Device Hiding Arm */
294 #define PCI_CHSWP_EIM 0x02 /* ENUM# Signal Mask */
295 #define PCI_CHSWP_PIE 0x04 /* Pending Insert or Extract */
296 #define PCI_CHSWP_LOO 0x08 /* LED On / Off */
297 #define PCI_CHSWP_PI 0x30 /* Programming Interface */
298 #define PCI_CHSWP_EXT 0x40 /* ENUM# status - extraction */
299 #define PCI_CHSWP_INS 0x80 /* ENUM# status - insertion */
301 /* PCI-X registers */
303 #define PCI_X_CMD 2 /* Modes & Features */
304 #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */
305 #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */
306 #define PCI_X_CMD_MAX_READ 0x000c /* Max Memory Read Byte Count */
307 #define PCI_X_CMD_MAX_SPLIT 0x0070 /* Max Outstanding Split Transactions */
308 #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */
309 #define PCI_X_STATUS 4 /* PCI-X capabilities */
310 #define PCI_X_STATUS_DEVFN 0x000000ff /* A copy of devfn */
311 #define PCI_X_STATUS_BUS 0x0000ff00 /* A copy of bus nr */
312 #define PCI_X_STATUS_64BIT 0x00010000 /* 64-bit device */
313 #define PCI_X_STATUS_133MHZ 0x00020000 /* 133 MHz capable */
314 #define PCI_X_STATUS_SPL_DISC 0x00040000 /* Split Completion Discarded */
315 #define PCI_X_STATUS_UNX_SPL 0x00080000 /* Unexpected Split Completion */
316 #define PCI_X_STATUS_COMPLEX 0x00100000 /* Device Complexity */
317 #define PCI_X_STATUS_MAX_READ 0x00600000 /* Designed Max Memory Read Count */
318 #define PCI_X_STATUS_MAX_SPLIT 0x03800000 /* Designed Max Outstanding Split Transactions */
319 #define PCI_X_STATUS_MAX_CUM 0x1c000000 /* Designed Max Cumulative Read Size */
320 #define PCI_X_STATUS_SPL_ERR 0x20000000 /* Rcvd Split Completion Error Msg */
321 #define PCI_X_STATUS_266MHZ 0x40000000 /* 266 MHz capable */
322 #define PCI_X_STATUS_533MHZ 0x80000000 /* 533 MHz capable */
324 /* PCI Express capability registers */
326 #define PCI_EXP_FLAGS 2 /* Capabilities register */
327 #define PCI_EXP_FLAGS_VERS 0x000f /* Capability version */
328 #define PCI_EXP_FLAGS_TYPE 0x00f0 /* Device/Port type */
329 #define PCI_EXP_TYPE_ENDPOINT 0x0 /* Express Endpoint */
330 #define PCI_EXP_TYPE_LEG_END 0x1 /* Legacy Endpoint */
331 #define PCI_EXP_TYPE_ROOT_PORT 0x4 /* Root Port */
332 #define PCI_EXP_TYPE_UPSTREAM 0x5 /* Upstream Port */
333 #define PCI_EXP_TYPE_DOWNSTREAM 0x6 /* Downstream Port */
334 #define PCI_EXP_TYPE_PCI_BRIDGE 0x7 /* PCI/PCI-X Bridge */
335 #define PCI_EXP_FLAGS_SLOT 0x0100 /* Slot implemented */
336 #define PCI_EXP_FLAGS_IRQ 0x3e00 /* Interrupt message number */
337 #define PCI_EXP_DEVCAP 4 /* Device capabilities */
338 #define PCI_EXP_DEVCAP_PAYLOAD 0x07 /* Max_Payload_Size */
339 #define PCI_EXP_DEVCAP_PHANTOM 0x18 /* Phantom functions */
340 #define PCI_EXP_DEVCAP_EXT_TAG 0x20 /* Extended tags */
341 #define PCI_EXP_DEVCAP_L0S 0x1c0 /* L0s Acceptable Latency */
342 #define PCI_EXP_DEVCAP_L1 0xe00 /* L1 Acceptable Latency */
343 #define PCI_EXP_DEVCAP_ATN_BUT 0x1000 /* Attention Button Present */
344 #define PCI_EXP_DEVCAP_ATN_IND 0x2000 /* Attention Indicator Present */
345 #define PCI_EXP_DEVCAP_PWR_IND 0x4000 /* Power Indicator Present */
346 #define PCI_EXP_DEVCAP_PWR_VAL 0x3fc0000 /* Slot Power Limit Value */
347 #define PCI_EXP_DEVCAP_PWR_SCL 0xc000000 /* Slot Power Limit Scale */
348 #define PCI_EXP_DEVCTL 8 /* Device Control */
349 #define PCI_EXP_DEVCTL_CERE 0x0001 /* Correctable Error Reporting En. */
350 #define PCI_EXP_DEVCTL_NFERE 0x0002 /* Non-Fatal Error Reporting Enable */
351 #define PCI_EXP_DEVCTL_FERE 0x0004 /* Fatal Error Reporting Enable */
352 #define PCI_EXP_DEVCTL_URRE 0x0008 /* Unsupported Request Reporting En. */
353 #define PCI_EXP_DEVCTL_RELAX_EN 0x0010 /* Enable relaxed ordering */
354 #define PCI_EXP_DEVCTL_PAYLOAD 0x00e0 /* Max_Payload_Size */
355 #define PCI_EXP_DEVCTL_EXT_TAG 0x0100 /* Extended Tag Field Enable */
356 #define PCI_EXP_DEVCTL_PHANTOM 0x0200 /* Phantom Functions Enable */
357 #define PCI_EXP_DEVCTL_AUX_PME 0x0400 /* Auxiliary Power PM Enable */
358 #define PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800 /* Enable No Snoop */
359 #define PCI_EXP_DEVCTL_READRQ 0x7000 /* Max_Read_Request_Size */
360 #define PCI_EXP_DEVSTA 10 /* Device Status */
361 #define PCI_EXP_DEVSTA_CED 0x01 /* Correctable Error Detected */
362 #define PCI_EXP_DEVSTA_NFED 0x02 /* Non-Fatal Error Detected */
363 #define PCI_EXP_DEVSTA_FED 0x04 /* Fatal Error Detected */
364 #define PCI_EXP_DEVSTA_URD 0x08 /* Unsupported Request Detected */
365 #define PCI_EXP_DEVSTA_AUXPD 0x10 /* AUX Power Detected */
366 #define PCI_EXP_DEVSTA_TRPND 0x20 /* Transactions Pending */
368 /* Extended Capabilities (PCI-X 2.0 and Express) */
369 #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff)
370 #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf)
371 #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc)
373 #define PCI_EXT_CAP_ID_ERR 1
374 #define PCI_EXT_CAP_ID_VC 2
375 #define PCI_EXT_CAP_ID_DSN 3
376 #define PCI_EXT_CAP_ID_PWR 4
378 /* Advanced Error Reporting */
379 #define PCI_ERR_UNCOR_STATUS 4 /* Uncorrectable Error Status */
380 #define PCI_ERR_UNC_TRAIN 0x00000001 /* Training */
381 #define PCI_ERR_UNC_DLP 0x00000010 /* Data Link Protocol */
382 #define PCI_ERR_UNC_POISON_TLP 0x00001000 /* Poisoned TLP */
383 #define PCI_ERR_UNC_FCP 0x00002000 /* Flow Control Protocol */
384 #define PCI_ERR_UNC_COMP_TIME 0x00004000 /* Completion Timeout */
385 #define PCI_ERR_UNC_COMP_ABORT 0x00008000 /* Completer Abort */
386 #define PCI_ERR_UNC_UNX_COMP 0x00010000 /* Unexpected Completion */
387 #define PCI_ERR_UNC_RX_OVER 0x00020000 /* Receiver Overflow */
388 #define PCI_ERR_UNC_MALF_TLP 0x00040000 /* Malformed TLP */
389 #define PCI_ERR_UNC_ECRC 0x00080000 /* ECRC Error Status */
390 #define PCI_ERR_UNC_UNSUP 0x00100000 /* Unsupported Request */
391 #define PCI_ERR_UNCOR_MASK 8 /* Uncorrectable Error Mask */
392 /* Same bits as above */
393 #define PCI_ERR_UNCOR_SEVER 12 /* Uncorrectable Error Severity */
394 /* Same bits as above */
395 #define PCI_ERR_COR_STATUS 16 /* Correctable Error Status */
396 #define PCI_ERR_COR_RCVR 0x00000001 /* Receiver Error Status */
397 #define PCI_ERR_COR_BAD_TLP 0x00000040 /* Bad TLP Status */
398 #define PCI_ERR_COR_BAD_DLLP 0x00000080 /* Bad DLLP Status */
399 #define PCI_ERR_COR_REP_ROLL 0x00000100 /* REPLAY_NUM Rollover */
400 #define PCI_ERR_COR_REP_TIMER 0x00001000 /* Replay Timer Timeout */
401 #define PCI_ERR_COR_MASK 20 /* Correctable Error Mask */
402 /* Same bits as above */
403 #define PCI_ERR_CAP 24 /* Advanced Error Capabilities */
404 #define PCI_ERR_CAP_FEP(x) ((x) & 31) /* First Error Pointer */
405 #define PCI_ERR_CAP_ECRC_GENC 0x00000020 /* ECRC Generation Capable */
406 #define PCI_ERR_CAP_ECRC_GENE 0x00000040 /* ECRC Generation Enable */
407 #define PCI_ERR_CAP_ECRC_CHKC 0x00000080 /* ECRC Check Capable */
408 #define PCI_ERR_CAP_ECRC_CHKE 0x00000100 /* ECRC Check Enable */
409 #define PCI_ERR_HEADER_LOG 28 /* Header Log Register (16 bytes) */
410 #define PCI_ERR_ROOT_COMMAND 44 /* Root Error Command */
411 #define PCI_ERR_ROOT_STATUS 48
412 #define PCI_ERR_ROOT_COR_SRC 52
413 #define PCI_ERR_ROOT_SRC 54
415 /* Virtual Channel */
416 #define PCI_VC_PORT_REG1 4
417 #define PCI_VC_PORT_REG2 8
418 #define PCI_VC_PORT_CTRL 12
419 #define PCI_VC_PORT_STATUS 14
420 #define PCI_VC_RES_CAP 16
421 #define PCI_VC_RES_CTRL 20
422 #define PCI_VC_RES_STATUS 26
424 /* Power Budgeting */
425 #define PCI_PWR_DSR 4 /* Data Select Register */
426 #define PCI_PWR_DATA 8 /* Data Register */
427 #define PCI_PWR_DATA_BASE(x) ((x) & 0xff) /* Base Power */
428 #define PCI_PWR_DATA_SCALE(x) (((x) >> 8) & 3) /* Data Scale */
429 #define PCI_PWR_DATA_PM_SUB(x) (((x) >> 10) & 7) /* PM Sub State */
430 #define PCI_PWR_DATA_PM_STATE(x) (((x) >> 13) & 3) /* PM State */
431 #define PCI_PWR_DATA_TYPE(x) (((x) >> 15) & 7) /* Type */
432 #define PCI_PWR_DATA_RAIL(x) (((x) >> 18) & 7) /* Power Rail */
433 #define PCI_PWR_CAP 12 /* Capability */
434 #define PCI_PWR_CAP_BUDGET(x) ((x) & 1) /* Included in system budget */
436 /* Include the ID list */
438 #include <linux/pci_ids.h>
441 * The PCI interface treats multi-function devices as independent
442 * devices. The slot/function address of each device is encoded
443 * in a single byte as follows:
445 * 7:3 = slot
446 * 2:0 = function
448 #define PCI_DEVFN(slot,func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
449 #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
450 #define PCI_FUNC(devfn) ((devfn) & 0x07)
452 /* Ioctls for /proc/bus/pci/X/Y nodes. */
453 #define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
454 #define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
455 #define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
456 #define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
457 #define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
459 #ifdef __KERNEL__
461 #include <linux/types.h>
462 #include <linux/config.h>
463 #include <linux/ioport.h>
464 #include <linux/list.h>
465 #include <linux/errno.h>
466 #include <linux/device.h>
468 /* File state for mmap()s on /proc/bus/pci/X/Y */
469 enum pci_mmap_state {
470 pci_mmap_io,
471 pci_mmap_mem
474 /* This defines the direction arg to the DMA mapping routines. */
475 #define PCI_DMA_BIDIRECTIONAL 0
476 #define PCI_DMA_TODEVICE 1
477 #define PCI_DMA_FROMDEVICE 2
478 #define PCI_DMA_NONE 3
480 #define DEVICE_COUNT_COMPATIBLE 4
481 #define DEVICE_COUNT_RESOURCE 12
484 * The pci_dev structure is used to describe PCI devices.
486 struct pci_dev {
487 struct list_head global_list; /* node in list of all PCI devices */
488 struct list_head bus_list; /* node in per-bus list */
489 struct pci_bus *bus; /* bus this device is on */
490 struct pci_bus *subordinate; /* bus this device bridges to */
492 void *sysdata; /* hook for sys-specific extension */
493 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
495 unsigned int devfn; /* encoded device & function index */
496 unsigned short vendor;
497 unsigned short device;
498 unsigned short subsystem_vendor;
499 unsigned short subsystem_device;
500 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
501 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
502 u8 rom_base_reg; /* which config register controls the ROM */
504 struct pci_driver *driver; /* which driver has allocated this device */
505 u64 dma_mask; /* Mask of the bits of bus address this
506 device implements. Normally this is
507 0xffffffff. You only need to change
508 this if your device has broken DMA
509 or supports 64-bit transfers. */
511 u32 current_state; /* Current operating state. In ACPI-speak,
512 this is D0-D3, D0 being fully functional,
513 and D3 being off. */
515 struct device dev; /* Generic device interface */
517 /* device is compatible with these IDs */
518 unsigned short vendor_compatible[DEVICE_COUNT_COMPATIBLE];
519 unsigned short device_compatible[DEVICE_COUNT_COMPATIBLE];
521 int cfg_size; /* Size of configuration space */
524 * Instead of touching interrupt line and base address registers
525 * directly, use the values stored here. They might be different!
527 unsigned int irq;
528 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
530 char * slot_name; /* pointer to dev.bus_id */
532 /* These fields are used by common fixups */
533 unsigned int transparent:1; /* Transparent PCI bridge */
534 unsigned int multifunction:1;/* Part of multi-function device */
535 /* keep track of device state */
536 unsigned int is_enabled:1; /* pci_enable_device has been called */
537 unsigned int is_busmaster:1; /* device is busmaster */
539 u32 saved_config_space[16]; /* config space saved at suspend time */
540 #ifdef CONFIG_PCI_NAMES
541 #define PCI_NAME_SIZE 96
542 #define PCI_NAME_HALF __stringify(43) /* less than half to handle slop */
543 char pretty_name[PCI_NAME_SIZE]; /* pretty name for users to see */
544 #endif
547 #define pci_dev_g(n) list_entry(n, struct pci_dev, global_list)
548 #define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
549 #define to_pci_dev(n) container_of(n, struct pci_dev, dev)
552 * For PCI devices, the region numbers are assigned this way:
554 * 0-5 standard PCI regions
555 * 6 expansion ROM
556 * 7-10 bridges: address space assigned to buses behind the bridge
559 #define PCI_ROM_RESOURCE 6
560 #define PCI_BRIDGE_RESOURCES 7
561 #define PCI_NUM_RESOURCES 11
563 #ifndef PCI_BUS_NUM_RESOURCES
564 #define PCI_BUS_NUM_RESOURCES 4
565 #endif
567 #define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
569 struct pci_bus {
570 struct list_head node; /* node in list of buses */
571 struct pci_bus *parent; /* parent bus this bridge is on */
572 struct list_head children; /* list of child buses */
573 struct list_head devices; /* list of devices on this bus */
574 struct pci_dev *self; /* bridge device as seen by parent */
575 struct resource *resource[PCI_BUS_NUM_RESOURCES];
576 /* address space routed to this bus */
578 struct pci_ops *ops; /* configuration access functions */
579 void *sysdata; /* hook for sys-specific extension */
580 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
582 unsigned char number; /* bus number */
583 unsigned char primary; /* number of primary bridge */
584 unsigned char secondary; /* number of secondary bridge */
585 unsigned char subordinate; /* max number of subordinate buses */
587 char name[48];
589 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
590 unsigned short pad2;
591 struct device *bridge;
592 struct class_device class_dev;
595 #define pci_bus_b(n) list_entry(n, struct pci_bus, node)
596 #define to_pci_bus(n) container_of(n, struct pci_bus, class_dev)
599 * Error values that may be returned by PCI functions.
601 #define PCIBIOS_SUCCESSFUL 0x00
602 #define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
603 #define PCIBIOS_BAD_VENDOR_ID 0x83
604 #define PCIBIOS_DEVICE_NOT_FOUND 0x86
605 #define PCIBIOS_BAD_REGISTER_NUMBER 0x87
606 #define PCIBIOS_SET_FAILED 0x88
607 #define PCIBIOS_BUFFER_TOO_SMALL 0x89
609 /* Low-level architecture-dependent routines */
611 struct pci_ops {
612 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
613 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
616 struct pci_raw_ops {
617 int (*read)(int dom, int bus, int devfn, int reg, int len, u32 *val);
618 int (*write)(int dom, int bus, int devfn, int reg, int len, u32 val);
621 extern struct pci_raw_ops *raw_pci_ops;
623 struct pci_bus_region {
624 unsigned long start;
625 unsigned long end;
628 struct pci_dynids {
629 spinlock_t lock; /* protects list, index */
630 struct list_head list; /* for IDs added at runtime */
631 unsigned int use_driver_data:1; /* pci_driver->driver_data is used */
634 struct pci_driver {
635 struct list_head node;
636 char *name;
637 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
638 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
639 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
640 int (*suspend) (struct pci_dev *dev, u32 state); /* Device suspended */
641 int (*resume) (struct pci_dev *dev); /* Device woken up */
642 int (*enable_wake) (struct pci_dev *dev, u32 state, int enable); /* Enable wake event */
644 struct device_driver driver;
645 struct pci_dynids dynids;
648 #define to_pci_driver(drv) container_of(drv,struct pci_driver, driver)
651 * PCI_DEVICE - macro used to describe a specific pci device
652 * @vend: the 16 bit PCI Vendor ID
653 * @dev: the 16 bit PCI Device ID
655 * This macro is used to create a struct pci_device_id that matches a
656 * specific device. The subvendor and subdevice fields will be set to
657 * PCI_ANY_ID.
659 #define PCI_DEVICE(vend,dev) \
660 .vendor = (vend), .device = (dev), \
661 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
664 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
665 * @dev_class: the class, subclass, prog-if triple for this device
666 * @dev_class_mask: the class mask for this device
668 * This macro is used to create a struct pci_device_id that matches a
669 * specific PCI class. The vendor, device, subvendor, and subdevice
670 * fields will be set to PCI_ANY_ID.
672 #define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
673 .class = (dev_class), .class_mask = (dev_class_mask), \
674 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
675 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
677 /* these external functions are only available when PCI support is enabled */
678 #ifdef CONFIG_PCI
680 extern struct bus_type pci_bus_type;
682 /* Do NOT directly access these two variables, unless you are arch specific pci
683 * code, or pci core code. */
684 extern struct list_head pci_root_buses; /* list of all known PCI buses */
685 extern struct list_head pci_devices; /* list of all devices */
687 void pcibios_fixup_bus(struct pci_bus *);
688 int pcibios_enable_device(struct pci_dev *, int mask);
689 char *pcibios_setup (char *str);
691 /* Used only when drivers/pci/setup.c is used */
692 void pcibios_align_resource(void *, struct resource *,
693 unsigned long, unsigned long);
694 void pcibios_update_irq(struct pci_dev *, int irq);
696 /* Generic PCI functions used internally */
698 extern struct pci_bus *pci_find_bus(int domain, int busnr);
699 struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus, struct pci_ops *ops, void *sysdata);
700 static inline struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata)
702 return pci_scan_bus_parented(NULL, bus, ops, sysdata);
704 int pci_scan_slot(struct pci_bus *bus, int devfn);
705 struct pci_dev * pci_scan_single_device(struct pci_bus *bus, int devfn);
706 unsigned int pci_scan_child_bus(struct pci_bus *bus);
707 void pci_bus_add_devices(struct pci_bus *bus);
708 void pci_name_device(struct pci_dev *dev);
709 char *pci_class_name(u32 class);
710 void pci_read_bridge_bases(struct pci_bus *child);
711 struct resource *pci_find_parent_resource(const struct pci_dev *dev, struct resource *res);
712 int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
713 extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
714 extern void pci_dev_put(struct pci_dev *dev);
715 extern void pci_remove_bus(struct pci_bus *b);
716 extern void pci_remove_bus_device(struct pci_dev *dev);
718 /* Generic PCI functions exported to card drivers */
720 struct pci_dev *pci_find_device (unsigned int vendor, unsigned int device, const struct pci_dev *from);
721 struct pci_dev *pci_find_device_reverse (unsigned int vendor, unsigned int device, const struct pci_dev *from);
722 struct pci_dev *pci_find_subsys (unsigned int vendor, unsigned int device,
723 unsigned int ss_vendor, unsigned int ss_device,
724 const struct pci_dev *from);
725 struct pci_dev *pci_find_class (unsigned int class, const struct pci_dev *from);
726 struct pci_dev *pci_find_slot (unsigned int bus, unsigned int devfn);
727 int pci_find_capability (struct pci_dev *dev, int cap);
728 int pci_find_ext_capability (struct pci_dev *dev, int cap);
729 struct pci_bus * pci_find_next_bus(const struct pci_bus *from);
731 struct pci_dev *pci_get_device (unsigned int vendor, unsigned int device, struct pci_dev *from);
732 struct pci_dev *pci_get_subsys (unsigned int vendor, unsigned int device,
733 unsigned int ss_vendor, unsigned int ss_device,
734 struct pci_dev *from);
735 struct pci_dev *pci_get_slot (struct pci_bus *bus, unsigned int devfn);
737 int pci_bus_read_config_byte (struct pci_bus *bus, unsigned int devfn, int where, u8 *val);
738 int pci_bus_read_config_word (struct pci_bus *bus, unsigned int devfn, int where, u16 *val);
739 int pci_bus_read_config_dword (struct pci_bus *bus, unsigned int devfn, int where, u32 *val);
740 int pci_bus_write_config_byte (struct pci_bus *bus, unsigned int devfn, int where, u8 val);
741 int pci_bus_write_config_word (struct pci_bus *bus, unsigned int devfn, int where, u16 val);
742 int pci_bus_write_config_dword (struct pci_bus *bus, unsigned int devfn, int where, u32 val);
744 static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
746 return pci_bus_read_config_byte (dev->bus, dev->devfn, where, val);
748 static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
750 return pci_bus_read_config_word (dev->bus, dev->devfn, where, val);
752 static inline int pci_read_config_dword(struct pci_dev *dev, int where, u32 *val)
754 return pci_bus_read_config_dword (dev->bus, dev->devfn, where, val);
756 static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
758 return pci_bus_write_config_byte (dev->bus, dev->devfn, where, val);
760 static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
762 return pci_bus_write_config_word (dev->bus, dev->devfn, where, val);
764 static inline int pci_write_config_dword(struct pci_dev *dev, int where, u32 val)
766 return pci_bus_write_config_dword (dev->bus, dev->devfn, where, val);
769 int pci_enable_device(struct pci_dev *dev);
770 int pci_enable_device_bars(struct pci_dev *dev, int mask);
771 void pci_disable_device(struct pci_dev *dev);
772 void pci_set_master(struct pci_dev *dev);
773 #define HAVE_PCI_SET_MWI
774 int pci_set_mwi(struct pci_dev *dev);
775 void pci_clear_mwi(struct pci_dev *dev);
776 int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
777 int pci_dac_set_dma_mask(struct pci_dev *dev, u64 mask);
778 int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
779 int pci_assign_resource(struct pci_dev *dev, int i);
781 /* Power management related routines */
782 int pci_save_state(struct pci_dev *dev, u32 *buffer);
783 int pci_restore_state(struct pci_dev *dev, u32 *buffer);
784 int pci_set_power_state(struct pci_dev *dev, int state);
785 int pci_enable_wake(struct pci_dev *dev, u32 state, int enable);
787 /* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
788 void pci_bus_assign_resources(struct pci_bus *bus);
789 void pci_bus_size_bridges(struct pci_bus *bus);
790 int pci_claim_resource(struct pci_dev *, int);
791 void pci_assign_unassigned_resources(void);
792 void pdev_enable_device(struct pci_dev *);
793 void pdev_sort_resources(struct pci_dev *, struct resource_list *);
794 void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
795 int (*)(struct pci_dev *, u8, u8));
796 #define HAVE_PCI_REQ_REGIONS 2
797 int pci_request_regions(struct pci_dev *, char *);
798 void pci_release_regions(struct pci_dev *);
799 int pci_request_region(struct pci_dev *, int, char *);
800 void pci_release_region(struct pci_dev *, int);
802 /* drivers/pci/bus.c */
803 int pci_bus_alloc_resource(struct pci_bus *bus, struct resource *res,
804 unsigned long size, unsigned long align,
805 unsigned long min, unsigned int type_mask,
806 void (*alignf)(void *, struct resource *,
807 unsigned long, unsigned long),
808 void *alignf_data);
809 void pci_enable_bridges(struct pci_bus *bus);
811 /* New-style probing supporting hot-pluggable devices */
812 int pci_register_driver(struct pci_driver *);
813 void pci_unregister_driver(struct pci_driver *);
814 void pci_remove_behind_bridge(struct pci_dev *);
815 struct pci_driver *pci_dev_driver(const struct pci_dev *);
816 const struct pci_device_id *pci_match_device(const struct pci_device_id *ids, const struct pci_dev *dev);
817 int pci_scan_bridge(struct pci_bus *bus, struct pci_dev * dev, int max, int pass);
819 /* kmem_cache style wrapper around pci_alloc_consistent() */
821 #include <linux/dmapool.h>
823 #define pci_pool dma_pool
824 #define pci_pool_create(name, pdev, size, align, allocation) \
825 dma_pool_create(name, &pdev->dev, size, align, allocation)
826 #define pci_pool_destroy(pool) dma_pool_destroy(pool)
827 #define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
828 #define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
830 #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
831 extern struct pci_dev *isa_bridge;
832 #endif
834 struct msix_entry {
835 u16 vector; /* kernel uses to write allocated vector */
836 u16 entry; /* driver uses to specify entry, OS writes */
839 #ifndef CONFIG_PCI_MSI
840 static inline void pci_scan_msi_device(struct pci_dev *dev) {}
841 static inline int pci_enable_msi(struct pci_dev *dev) {return -1;}
842 static inline void pci_disable_msi(struct pci_dev *dev) {}
843 static inline int pci_enable_msix(struct pci_dev* dev,
844 struct msix_entry *entries, int nvec) {return -1;}
845 static inline void pci_disable_msix(struct pci_dev *dev) {}
846 static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev) {}
847 #else
848 extern void pci_scan_msi_device(struct pci_dev *dev);
849 extern int pci_enable_msi(struct pci_dev *dev);
850 extern void pci_disable_msi(struct pci_dev *dev);
851 extern int pci_enable_msix(struct pci_dev* dev,
852 struct msix_entry *entries, int nvec);
853 extern void pci_disable_msix(struct pci_dev *dev);
854 extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
855 #endif
857 #endif /* CONFIG_PCI */
859 /* Include architecture-dependent settings and functions */
861 #include <asm/pci.h>
863 /* Backwards compat, remove in 2.7.x */
864 #define pci_dma_sync_single pci_dma_sync_single_for_cpu
865 #define pci_dma_sync_sg pci_dma_sync_sg_for_cpu
868 * If the system does not have PCI, clearly these return errors. Define
869 * these as simple inline functions to avoid hair in drivers.
872 #ifndef CONFIG_PCI
873 #define _PCI_NOP(o,s,t) \
874 static inline int pci_##o##_config_##s (struct pci_dev *dev, int where, t val) \
875 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
876 #define _PCI_NOP_ALL(o,x) _PCI_NOP(o,byte,u8 x) \
877 _PCI_NOP(o,word,u16 x) \
878 _PCI_NOP(o,dword,u32 x)
879 _PCI_NOP_ALL(read, *)
880 _PCI_NOP_ALL(write,)
882 static inline struct pci_dev *pci_find_device(unsigned int vendor, unsigned int device, const struct pci_dev *from)
883 { return NULL; }
885 static inline struct pci_dev *pci_find_class(unsigned int class, const struct pci_dev *from)
886 { return NULL; }
888 static inline struct pci_dev *pci_find_slot(unsigned int bus, unsigned int devfn)
889 { return NULL; }
891 static inline struct pci_dev *pci_find_subsys(unsigned int vendor, unsigned int device,
892 unsigned int ss_vendor, unsigned int ss_device, const struct pci_dev *from)
893 { return NULL; }
895 static inline struct pci_dev *pci_get_device (unsigned int vendor, unsigned int device, struct pci_dev *from)
896 { return NULL; }
898 static inline struct pci_dev *pci_get_subsys (unsigned int vendor, unsigned int device,
899 unsigned int ss_vendor, unsigned int ss_device, struct pci_dev *from)
900 { return NULL; }
902 static inline void pci_set_master(struct pci_dev *dev) { }
903 static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
904 static inline void pci_disable_device(struct pci_dev *dev) { }
905 static inline int pci_module_init(struct pci_driver *drv) { return -ENODEV; }
906 static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask) { return -EIO; }
907 static inline int pci_dac_set_dma_mask(struct pci_dev *dev, u64 mask) { return -EIO; }
908 static inline int pci_assign_resource(struct pci_dev *dev, int i) { return -EBUSY;}
909 static inline int pci_register_driver(struct pci_driver *drv) { return 0;}
910 static inline void pci_unregister_driver(struct pci_driver *drv) { }
911 static inline int pci_find_capability (struct pci_dev *dev, int cap) {return 0; }
912 static inline int pci_find_ext_capability (struct pci_dev *dev, int cap) {return 0; }
913 static inline const struct pci_device_id *pci_match_device(const struct pci_device_id *ids, const struct pci_dev *dev) { return NULL; }
915 /* Power management related routines */
916 static inline int pci_save_state(struct pci_dev *dev, u32 *buffer) { return 0; }
917 static inline int pci_restore_state(struct pci_dev *dev, u32 *buffer) { return 0; }
918 static inline int pci_set_power_state(struct pci_dev *dev, int state) { return 0; }
919 static inline int pci_enable_wake(struct pci_dev *dev, u32 state, int enable) { return 0; }
921 #define isa_bridge ((struct pci_dev *)NULL)
923 #else
926 * a helper function which helps ensure correct pci_driver
927 * setup and cleanup for commonly-encountered hotplug/modular cases
929 * This MUST stay in a header, as it checks for -DMODULE
931 static inline int pci_module_init(struct pci_driver *drv)
933 int rc = pci_register_driver (drv);
935 return rc < 0 ? rc : 0;
939 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
940 * a PCI domain is defined to be a set of PCI busses which share
941 * configuration space.
943 #ifndef CONFIG_PCI_DOMAINS
944 static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
945 static inline int pci_name_bus(char *name, struct pci_bus *bus)
947 sprintf(name, "%02x", bus->number);
948 return 0;
950 #endif
952 #endif /* !CONFIG_PCI */
954 /* these helpers provide future and backwards compatibility
955 * for accessing popular PCI BAR info */
956 #define pci_resource_start(dev,bar) ((dev)->resource[(bar)].start)
957 #define pci_resource_end(dev,bar) ((dev)->resource[(bar)].end)
958 #define pci_resource_flags(dev,bar) ((dev)->resource[(bar)].flags)
959 #define pci_resource_len(dev,bar) \
960 ((pci_resource_start((dev),(bar)) == 0 && \
961 pci_resource_end((dev),(bar)) == \
962 pci_resource_start((dev),(bar))) ? 0 : \
964 (pci_resource_end((dev),(bar)) - \
965 pci_resource_start((dev),(bar)) + 1))
967 /* Similar to the helpers above, these manipulate per-pci_dev
968 * driver-specific data. They are really just a wrapper around
969 * the generic device structure functions of these calls.
971 static inline void *pci_get_drvdata (struct pci_dev *pdev)
973 return dev_get_drvdata(&pdev->dev);
976 static inline void pci_set_drvdata (struct pci_dev *pdev, void *data)
978 dev_set_drvdata(&pdev->dev, data);
981 /* If you want to know what to call your pci_dev, ask this function.
982 * Again, it's a wrapper around the generic device.
984 static inline char *pci_name(struct pci_dev *pdev)
986 return pdev->dev.bus_id;
989 /* Some archs want to see the pretty pci name, so use this macro */
990 #ifdef CONFIG_PCI_NAMES
991 #define pci_pretty_name(dev) ((dev)->pretty_name)
992 #else
993 #define pci_pretty_name(dev) ""
994 #endif
997 * The world is not perfect and supplies us with broken PCI devices.
998 * For at least a part of these bugs we need a work-around, so both
999 * generic (drivers/pci/quirks.c) and per-architecture code can define
1000 * fixup hooks to be called for particular buggy devices.
1003 struct pci_fixup {
1004 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1005 void (*hook)(struct pci_dev *dev);
1008 enum pci_fixup_pass {
1009 pci_fixup_header, /* Called immediately after reading configuration header */
1010 pci_fixup_final, /* Final phase of device fixups */
1013 /* Anonymous variables would be nice... */
1014 #define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1015 static struct pci_fixup __pci_fixup_##vendor##device##hook __attribute_used__ \
1016 __attribute__((__section__(".pci_fixup_header"))) = { \
1017 vendor, device, hook };
1019 #define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1020 static struct pci_fixup __pci_fixup_##vendor##device##hook __attribute_used__ \
1021 __attribute__((__section__(".pci_fixup_final"))) = { \
1022 vendor, device, hook };
1024 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1026 extern int pci_pci_problems;
1027 #define PCIPCI_FAIL 1
1028 #define PCIPCI_TRITON 2
1029 #define PCIPCI_NATOMA 4
1030 #define PCIPCI_VIAETBF 8
1031 #define PCIPCI_VSFX 16
1032 #define PCIPCI_ALIMAGIK 32
1034 #endif /* __KERNEL__ */
1035 #endif /* LINUX_PCI_H */