[PATCH] tmpfs: fix mount mpol nodelist parsing
[linux-2.6.22.y-op.git] / include / asm-sparc64 / mmu.h
blob8627eed6e83dfa7a59eba88c64c72ee00b157857
1 #ifndef __MMU_H
2 #define __MMU_H
4 #include <linux/config.h>
5 #include <asm/page.h>
6 #include <asm/const.h>
8 /*
9 * For the 8k pagesize kernel, use only 10 hw context bits to optimize some
10 * shifts in the fast tlbmiss handlers, instead of all 13 bits (specifically
11 * for vpte offset calculation). For other pagesizes, this optimization in
12 * the tlbhandlers can not be done; but still, all 13 bits can not be used
13 * because the tlb handlers use "andcc" instruction which sign extends 13
14 * bit arguments.
16 #if PAGE_SHIFT == 13
17 #define CTX_NR_BITS 10
18 #else
19 #define CTX_NR_BITS 12
20 #endif
22 #define TAG_CONTEXT_BITS ((_AC(1,UL) << CTX_NR_BITS) - _AC(1,UL))
24 /* UltraSPARC-III+ and later have a feature whereby you can
25 * select what page size the various Data-TLB instances in the
26 * chip. In order to gracefully support this, we put the version
27 * field in a spot outside of the areas of the context register
28 * where this parameter is specified.
30 #define CTX_VERSION_SHIFT 22
31 #define CTX_VERSION_MASK ((~0UL) << CTX_VERSION_SHIFT)
33 #define CTX_PGSZ_8KB _AC(0x0,UL)
34 #define CTX_PGSZ_64KB _AC(0x1,UL)
35 #define CTX_PGSZ_512KB _AC(0x2,UL)
36 #define CTX_PGSZ_4MB _AC(0x3,UL)
37 #define CTX_PGSZ_BITS _AC(0x7,UL)
38 #define CTX_PGSZ0_NUC_SHIFT 61
39 #define CTX_PGSZ1_NUC_SHIFT 58
40 #define CTX_PGSZ0_SHIFT 16
41 #define CTX_PGSZ1_SHIFT 19
42 #define CTX_PGSZ_MASK ((CTX_PGSZ_BITS << CTX_PGSZ0_SHIFT) | \
43 (CTX_PGSZ_BITS << CTX_PGSZ1_SHIFT))
45 #if defined(CONFIG_SPARC64_PAGE_SIZE_8KB)
46 #define CTX_PGSZ_BASE CTX_PGSZ_8KB
47 #elif defined(CONFIG_SPARC64_PAGE_SIZE_64KB)
48 #define CTX_PGSZ_BASE CTX_PGSZ_64KB
49 #elif defined(CONFIG_SPARC64_PAGE_SIZE_512KB)
50 #define CTX_PGSZ_BASE CTX_PGSZ_512KB
51 #elif defined(CONFIG_SPARC64_PAGE_SIZE_4MB)
52 #define CTX_PGSZ_BASE CTX_PGSZ_4MB
53 #else
54 #error No page size specified in kernel configuration
55 #endif
57 #if defined(CONFIG_HUGETLB_PAGE_SIZE_4MB)
58 #define CTX_PGSZ_HUGE CTX_PGSZ_4MB
59 #elif defined(CONFIG_HUGETLB_PAGE_SIZE_512K)
60 #define CTX_PGSZ_HUGE CTX_PGSZ_512KB
61 #elif defined(CONFIG_HUGETLB_PAGE_SIZE_64K)
62 #define CTX_PGSZ_HUGE CTX_PGSZ_64KB
63 #endif
65 #define CTX_PGSZ_KERN CTX_PGSZ_4MB
67 /* Thus, when running on UltraSPARC-III+ and later, we use the following
68 * PRIMARY_CONTEXT register values for the kernel context.
70 #define CTX_CHEETAH_PLUS_NUC \
71 ((CTX_PGSZ_KERN << CTX_PGSZ0_NUC_SHIFT) | \
72 (CTX_PGSZ_BASE << CTX_PGSZ1_NUC_SHIFT))
74 #define CTX_CHEETAH_PLUS_CTX0 \
75 ((CTX_PGSZ_KERN << CTX_PGSZ0_SHIFT) | \
76 (CTX_PGSZ_BASE << CTX_PGSZ1_SHIFT))
78 /* If you want "the TLB context number" use CTX_NR_MASK. If you
79 * want "the bits I program into the context registers" use
80 * CTX_HW_MASK.
82 #define CTX_NR_MASK TAG_CONTEXT_BITS
83 #define CTX_HW_MASK (CTX_NR_MASK | CTX_PGSZ_MASK)
85 #define CTX_FIRST_VERSION ((_AC(1,UL) << CTX_VERSION_SHIFT) + _AC(1,UL))
86 #define CTX_VALID(__ctx) \
87 (!(((__ctx.sparc64_ctx_val) ^ tlb_context_cache) & CTX_VERSION_MASK))
88 #define CTX_HWBITS(__ctx) ((__ctx.sparc64_ctx_val) & CTX_HW_MASK)
89 #define CTX_NRBITS(__ctx) ((__ctx.sparc64_ctx_val) & CTX_NR_MASK)
91 #ifndef __ASSEMBLY__
93 typedef struct {
94 unsigned long sparc64_ctx_val;
95 } mm_context_t;
97 #endif /* !__ASSEMBLY__ */
99 #endif /* __MMU_H */