[NET_SCHED]: Fix endless loops (part 2): "simple" qdiscs
[linux-2.6.22.y-op.git] / drivers / mtd / nand / spia.c
blob1f6d429b158319c6db75f710e8daad63bbe48588
1 /*
2 * drivers/mtd/nand/spia.c
4 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
7 * 10-29-2001 TG change to support hardwarespecific access
8 * to controllines (due to change in nand.c)
9 * page_cache added
11 * $Id: spia.c,v 1.25 2005/11/07 11:14:31 gleixner Exp $
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
17 * Overview:
18 * This is a device driver for the NAND flash device found on the
19 * SPIA board which utilizes the Toshiba TC58V64AFT part. This is
20 * a 64Mibit (8MiB x 8 bits) NAND flash device.
23 #include <linux/kernel.h>
24 #include <linux/init.h>
25 #include <linux/slab.h>
26 #include <linux/module.h>
27 #include <linux/mtd/mtd.h>
28 #include <linux/mtd/nand.h>
29 #include <linux/mtd/partitions.h>
30 #include <asm/io.h>
33 * MTD structure for SPIA board
35 static struct mtd_info *spia_mtd = NULL;
38 * Values specific to the SPIA board (used with EP7212 processor)
40 #define SPIA_IO_BASE 0xd0000000 /* Start of EP7212 IO address space */
41 #define SPIA_FIO_BASE 0xf0000000 /* Address where flash is mapped */
42 #define SPIA_PEDR 0x0080 /*
43 * IO offset to Port E data register
44 * where the CLE, ALE and NCE pins
45 * are wired to.
47 #define SPIA_PEDDR 0x00c0 /*
48 * IO offset to Port E data direction
49 * register so we can control the IO
50 * lines.
54 * Module stuff
57 static int spia_io_base = SPIA_IO_BASE;
58 static int spia_fio_base = SPIA_FIO_BASE;
59 static int spia_pedr = SPIA_PEDR;
60 static int spia_peddr = SPIA_PEDDR;
62 module_param(spia_io_base, int, 0);
63 module_param(spia_fio_base, int, 0);
64 module_param(spia_pedr, int, 0);
65 module_param(spia_peddr, int, 0);
68 * Define partitions for flash device
70 static const struct mtd_partition partition_info[] = {
72 .name = "SPIA flash partition 1",
73 .offset = 0,
74 .size = 2 * 1024 * 1024},
76 .name = "SPIA flash partition 2",
77 .offset = 2 * 1024 * 1024,
78 .size = 6 * 1024 * 1024}
81 #define NUM_PARTITIONS 2
84 * hardware specific access to control-lines
86 * ctrl:
87 * NAND_CNE: bit 0 -> bit 2
88 * NAND_CLE: bit 1 -> bit 0
89 * NAND_ALE: bit 2 -> bit 1
91 static void spia_hwcontrol(struct mtd_info *mtd, int cmd)
93 struct nand_chip *chip = mtd->priv;
95 if (ctrl & NAND_CTRL_CHANGE) {
96 void __iomem *addr = spia_io_base + spia_pedr;
97 unsigned char bits;
99 bits = (ctrl & NAND_CNE) << 2;
100 bits |= (ctrl & NAND_CLE | NAND_ALE) >> 1;
101 writeb((readb(addr) & ~0x7) | bits, addr);
104 if (cmd != NAND_CMD_NONE)
105 writeb(cmd, chip->IO_ADDR_W);
109 * Main initialization routine
111 static int __init spia_init(void)
113 struct nand_chip *this;
115 /* Allocate memory for MTD device structure and private data */
116 spia_mtd = kmalloc(sizeof(struct mtd_info) + sizeof(struct nand_chip), GFP_KERNEL);
117 if (!spia_mtd) {
118 printk("Unable to allocate SPIA NAND MTD device structure.\n");
119 return -ENOMEM;
122 /* Get pointer to private data */
123 this = (struct nand_chip *)(&spia_mtd[1]);
125 /* Initialize structures */
126 memset(spia_mtd, 0, sizeof(struct mtd_info));
127 memset(this, 0, sizeof(struct nand_chip));
129 /* Link the private data with the MTD structure */
130 spia_mtd->priv = this;
131 spia_mtd->owner = THIS_MODULE;
134 * Set GPIO Port E control register so that the pins are configured
135 * to be outputs for controlling the NAND flash.
137 (*(volatile unsigned char *)(spia_io_base + spia_peddr)) = 0x07;
139 /* Set address of NAND IO lines */
140 this->IO_ADDR_R = (void __iomem *)spia_fio_base;
141 this->IO_ADDR_W = (void __iomem *)spia_fio_base;
142 /* Set address of hardware control function */
143 this->cmd_ctrl = spia_hwcontrol;
144 /* 15 us command delay time */
145 this->chip_delay = 15;
147 /* Scan to find existence of the device */
148 if (nand_scan(spia_mtd, 1)) {
149 kfree(spia_mtd);
150 return -ENXIO;
153 /* Register the partitions */
154 add_mtd_partitions(spia_mtd, partition_info, NUM_PARTITIONS);
156 /* Return happy */
157 return 0;
160 module_init(spia_init);
163 * Clean up routine
165 static void __exit spia_cleanup(void)
167 /* Release resources, unregister device */
168 nand_release(spia_mtd);
170 /* Free the MTD device structure */
171 kfree(spia_mtd);
174 module_exit(spia_cleanup);
176 MODULE_LICENSE("GPL");
177 MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com");
178 MODULE_DESCRIPTION("Board-specific glue layer for NAND flash on SPIA board");