[MIPS] Cleanup unnecessary <asm/ptrace.h> inclusions.
[linux-2.6.22.y-op.git] / arch / mips / tx4938 / toshiba_rbtx4938 / irq.c
blobbbb3390e98f76f2ad5fe128e4dfd24900a681117
1 /*
2 * linux/arch/mips/tx4938/toshiba_rbtx4938/irq.c
4 * Toshiba RBTX4938 specific interrupt handlers
5 * Copyright (C) 2000-2001 Toshiba Corporation
7 * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
8 * terms of the GNU General Public License version 2. This program is
9 * licensed "as is" without any warranty of any kind, whether express
10 * or implied.
12 * Support for TX4938 in 2.6 - Manish Lachwani (mlachwani@mvista.com)
16 IRQ Device
18 16 TX4938-CP0/00 Software 0
19 17 TX4938-CP0/01 Software 1
20 18 TX4938-CP0/02 Cascade TX4938-CP0
21 19 TX4938-CP0/03 Multiplexed -- do not use
22 20 TX4938-CP0/04 Multiplexed -- do not use
23 21 TX4938-CP0/05 Multiplexed -- do not use
24 22 TX4938-CP0/06 Multiplexed -- do not use
25 23 TX4938-CP0/07 CPU TIMER
27 24 TX4938-PIC/00
28 25 TX4938-PIC/01
29 26 TX4938-PIC/02 Cascade RBTX4938-IOC
30 27 TX4938-PIC/03 RBTX4938 RTL-8019AS Ethernet
31 28 TX4938-PIC/04
32 29 TX4938-PIC/05 TX4938 ETH1
33 30 TX4938-PIC/06 TX4938 ETH0
34 31 TX4938-PIC/07
35 32 TX4938-PIC/08 TX4938 SIO 0
36 33 TX4938-PIC/09 TX4938 SIO 1
37 34 TX4938-PIC/10 TX4938 DMA0
38 35 TX4938-PIC/11 TX4938 DMA1
39 36 TX4938-PIC/12 TX4938 DMA2
40 37 TX4938-PIC/13 TX4938 DMA3
41 38 TX4938-PIC/14
42 39 TX4938-PIC/15
43 40 TX4938-PIC/16 TX4938 PCIC
44 41 TX4938-PIC/17 TX4938 TMR0
45 42 TX4938-PIC/18 TX4938 TMR1
46 43 TX4938-PIC/19 TX4938 TMR2
47 44 TX4938-PIC/20
48 45 TX4938-PIC/21
49 46 TX4938-PIC/22 TX4938 PCIERR
50 47 TX4938-PIC/23
51 48 TX4938-PIC/24
52 49 TX4938-PIC/25
53 50 TX4938-PIC/26
54 51 TX4938-PIC/27
55 52 TX4938-PIC/28
56 53 TX4938-PIC/29
57 54 TX4938-PIC/30
58 55 TX4938-PIC/31 TX4938 SPI
60 56 RBTX4938-IOC/00 PCI-D
61 57 RBTX4938-IOC/01 PCI-C
62 58 RBTX4938-IOC/02 PCI-B
63 59 RBTX4938-IOC/03 PCI-A
64 60 RBTX4938-IOC/04 RTC
65 61 RBTX4938-IOC/05 ATA
66 62 RBTX4938-IOC/06 MODEM
67 63 RBTX4938-IOC/07 SWINT
69 #include <linux/init.h>
70 #include <linux/kernel.h>
71 #include <linux/types.h>
72 #include <linux/mm.h>
73 #include <linux/swap.h>
74 #include <linux/ioport.h>
75 #include <linux/sched.h>
76 #include <linux/interrupt.h>
77 #include <linux/pci.h>
78 #include <linux/timex.h>
79 #include <asm/bootinfo.h>
80 #include <asm/page.h>
81 #include <asm/io.h>
82 #include <asm/irq.h>
83 #include <asm/processor.h>
84 #include <asm/reboot.h>
85 #include <asm/time.h>
86 #include <linux/bootmem.h>
87 #include <asm/tx4938/rbtx4938.h>
89 static unsigned int toshiba_rbtx4938_irq_ioc_startup(unsigned int irq);
90 static void toshiba_rbtx4938_irq_ioc_shutdown(unsigned int irq);
91 static void toshiba_rbtx4938_irq_ioc_enable(unsigned int irq);
92 static void toshiba_rbtx4938_irq_ioc_disable(unsigned int irq);
93 static void toshiba_rbtx4938_irq_ioc_mask_and_ack(unsigned int irq);
94 static void toshiba_rbtx4938_irq_ioc_end(unsigned int irq);
96 DEFINE_SPINLOCK(toshiba_rbtx4938_ioc_lock);
98 #define TOSHIBA_RBTX4938_IOC_NAME "RBTX4938-IOC"
99 static struct irq_chip toshiba_rbtx4938_irq_ioc_type = {
100 .typename = TOSHIBA_RBTX4938_IOC_NAME,
101 .startup = toshiba_rbtx4938_irq_ioc_startup,
102 .shutdown = toshiba_rbtx4938_irq_ioc_shutdown,
103 .enable = toshiba_rbtx4938_irq_ioc_enable,
104 .disable = toshiba_rbtx4938_irq_ioc_disable,
105 .ack = toshiba_rbtx4938_irq_ioc_mask_and_ack,
106 .end = toshiba_rbtx4938_irq_ioc_end,
107 .set_affinity = NULL
110 #define TOSHIBA_RBTX4938_IOC_INTR_ENAB 0xb7f02000
111 #define TOSHIBA_RBTX4938_IOC_INTR_STAT 0xb7f0200a
114 toshiba_rbtx4938_irq_nested(int sw_irq)
116 u8 level3;
118 level3 = reg_rd08(TOSHIBA_RBTX4938_IOC_INTR_STAT) & 0xff;
119 if (level3) {
120 /* must use fls so onboard ATA has priority */
121 sw_irq = TOSHIBA_RBTX4938_IRQ_IOC_BEG + fls(level3) - 1;
124 wbflush();
125 return sw_irq;
128 static struct irqaction toshiba_rbtx4938_irq_ioc_action = {
129 .handler = no_action,
130 .flags = 0,
131 .mask = CPU_MASK_NONE,
132 .name = TOSHIBA_RBTX4938_IOC_NAME,
135 /**********************************************************************************/
136 /* Functions for ioc */
137 /**********************************************************************************/
138 static void __init
139 toshiba_rbtx4938_irq_ioc_init(void)
141 int i;
143 for (i = TOSHIBA_RBTX4938_IRQ_IOC_BEG;
144 i <= TOSHIBA_RBTX4938_IRQ_IOC_END; i++) {
145 irq_desc[i].status = IRQ_DISABLED;
146 irq_desc[i].action = 0;
147 irq_desc[i].depth = 3;
148 irq_desc[i].chip = &toshiba_rbtx4938_irq_ioc_type;
151 setup_irq(RBTX4938_IRQ_IOCINT,
152 &toshiba_rbtx4938_irq_ioc_action);
155 static unsigned int
156 toshiba_rbtx4938_irq_ioc_startup(unsigned int irq)
158 toshiba_rbtx4938_irq_ioc_enable(irq);
160 return 0;
163 static void
164 toshiba_rbtx4938_irq_ioc_shutdown(unsigned int irq)
166 toshiba_rbtx4938_irq_ioc_disable(irq);
169 static void
170 toshiba_rbtx4938_irq_ioc_enable(unsigned int irq)
172 unsigned long flags;
173 volatile unsigned char v;
175 spin_lock_irqsave(&toshiba_rbtx4938_ioc_lock, flags);
177 v = TX4938_RD08(TOSHIBA_RBTX4938_IOC_INTR_ENAB);
178 v |= (1 << (irq - TOSHIBA_RBTX4938_IRQ_IOC_BEG));
179 TX4938_WR08(TOSHIBA_RBTX4938_IOC_INTR_ENAB, v);
180 mmiowb();
181 TX4938_RD08(TOSHIBA_RBTX4938_IOC_INTR_ENAB);
183 spin_unlock_irqrestore(&toshiba_rbtx4938_ioc_lock, flags);
186 static void
187 toshiba_rbtx4938_irq_ioc_disable(unsigned int irq)
189 unsigned long flags;
190 volatile unsigned char v;
192 spin_lock_irqsave(&toshiba_rbtx4938_ioc_lock, flags);
194 v = TX4938_RD08(TOSHIBA_RBTX4938_IOC_INTR_ENAB);
195 v &= ~(1 << (irq - TOSHIBA_RBTX4938_IRQ_IOC_BEG));
196 TX4938_WR08(TOSHIBA_RBTX4938_IOC_INTR_ENAB, v);
197 mmiowb();
198 TX4938_RD08(TOSHIBA_RBTX4938_IOC_INTR_ENAB);
200 spin_unlock_irqrestore(&toshiba_rbtx4938_ioc_lock, flags);
203 static void
204 toshiba_rbtx4938_irq_ioc_mask_and_ack(unsigned int irq)
206 toshiba_rbtx4938_irq_ioc_disable(irq);
209 static void
210 toshiba_rbtx4938_irq_ioc_end(unsigned int irq)
212 if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) {
213 toshiba_rbtx4938_irq_ioc_enable(irq);
217 extern void __init txx9_spi_irqinit(int irc_irq);
219 void __init arch_init_irq(void)
221 extern void tx4938_irq_init(void);
223 /* Now, interrupt control disabled, */
224 /* all IRC interrupts are masked, */
225 /* all IRC interrupt mode are Low Active. */
227 /* mask all IOC interrupts */
228 *rbtx4938_imask_ptr = 0;
230 /* clear SoftInt interrupts */
231 *rbtx4938_softint_ptr = 0;
232 tx4938_irq_init();
233 toshiba_rbtx4938_irq_ioc_init();
234 /* Onboard 10M Ether: High Active */
235 TX4938_WR(TX4938_MKA(TX4938_IRC_IRDM0), 0x00000040);
237 if (tx4938_ccfgptr->pcfg & TX4938_PCFG_SPI_SEL) {
238 txx9_spi_irqinit(RBTX4938_IRQ_IRC_SPI);
241 wbflush();