2 * Renesas SuperH DMA Engine support
4 * base is drivers/dma/flsdma.c
6 * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
7 * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
8 * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
10 * This is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * - DMA of SuperH does not have Hardware DMA chain mode.
16 * - MAX DMA size is 16MB.
20 #include <linux/init.h>
21 #include <linux/module.h>
22 #include <linux/slab.h>
23 #include <linux/interrupt.h>
24 #include <linux/dmaengine.h>
25 #include <linux/delay.h>
26 #include <linux/platform_device.h>
27 #include <linux/pm_runtime.h>
28 #include <linux/sh_dma.h>
29 #include <linux/notifier.h>
30 #include <linux/kdebug.h>
31 #include <linux/spinlock.h>
32 #include <linux/rculist.h>
34 #include "dmaengine.h"
37 /* DMA descriptor control */
38 enum sh_dmae_desc_status
{
42 DESC_COMPLETED
, /* completed, have to call callback */
43 DESC_WAITING
, /* callback called, waiting for ack / re-submit */
46 #define NR_DESCS_PER_CHANNEL 32
47 /* Default MEMCPY transfer size = 2^2 = 4 bytes */
48 #define LOG2_DEFAULT_XFER_SIZE 2
51 * Used for write-side mutual exclusion for the global device list,
52 * read-side synchronization by way of RCU, and per-controller data.
54 static DEFINE_SPINLOCK(sh_dmae_lock
);
55 static LIST_HEAD(sh_dmae_devices
);
57 /* A bitmask with bits enough for enum sh_dmae_slave_chan_id */
58 static unsigned long sh_dmae_slave_used
[BITS_TO_LONGS(SH_DMA_SLAVE_NUMBER
)];
60 static void sh_dmae_chan_ld_cleanup(struct sh_dmae_chan
*sh_chan
, bool all
);
61 static void sh_chan_xfer_ld_queue(struct sh_dmae_chan
*sh_chan
);
63 static void chclr_write(struct sh_dmae_chan
*sh_dc
, u32 data
)
65 struct sh_dmae_device
*shdev
= to_sh_dev(sh_dc
);
67 __raw_writel(data
, shdev
->chan_reg
+
68 shdev
->pdata
->channel
[sh_dc
->id
].chclr_offset
);
71 static void sh_dmae_writel(struct sh_dmae_chan
*sh_dc
, u32 data
, u32 reg
)
73 __raw_writel(data
, sh_dc
->base
+ reg
/ sizeof(u32
));
76 static u32
sh_dmae_readl(struct sh_dmae_chan
*sh_dc
, u32 reg
)
78 return __raw_readl(sh_dc
->base
+ reg
/ sizeof(u32
));
81 static u16
dmaor_read(struct sh_dmae_device
*shdev
)
83 u32 __iomem
*addr
= shdev
->chan_reg
+ DMAOR
/ sizeof(u32
);
85 if (shdev
->pdata
->dmaor_is_32bit
)
86 return __raw_readl(addr
);
88 return __raw_readw(addr
);
91 static void dmaor_write(struct sh_dmae_device
*shdev
, u16 data
)
93 u32 __iomem
*addr
= shdev
->chan_reg
+ DMAOR
/ sizeof(u32
);
95 if (shdev
->pdata
->dmaor_is_32bit
)
96 __raw_writel(data
, addr
);
98 __raw_writew(data
, addr
);
101 static void chcr_write(struct sh_dmae_chan
*sh_dc
, u32 data
)
103 struct sh_dmae_device
*shdev
= to_sh_dev(sh_dc
);
105 __raw_writel(data
, sh_dc
->base
+ shdev
->chcr_offset
/ sizeof(u32
));
108 static u32
chcr_read(struct sh_dmae_chan
*sh_dc
)
110 struct sh_dmae_device
*shdev
= to_sh_dev(sh_dc
);
112 return __raw_readl(sh_dc
->base
+ shdev
->chcr_offset
/ sizeof(u32
));
116 * Reset DMA controller
118 * SH7780 has two DMAOR register
120 static void sh_dmae_ctl_stop(struct sh_dmae_device
*shdev
)
122 unsigned short dmaor
;
125 spin_lock_irqsave(&sh_dmae_lock
, flags
);
127 dmaor
= dmaor_read(shdev
);
128 dmaor_write(shdev
, dmaor
& ~(DMAOR_NMIF
| DMAOR_AE
| DMAOR_DME
));
130 spin_unlock_irqrestore(&sh_dmae_lock
, flags
);
133 static int sh_dmae_rst(struct sh_dmae_device
*shdev
)
135 unsigned short dmaor
;
138 spin_lock_irqsave(&sh_dmae_lock
, flags
);
140 dmaor
= dmaor_read(shdev
) & ~(DMAOR_NMIF
| DMAOR_AE
| DMAOR_DME
);
142 if (shdev
->pdata
->chclr_present
) {
144 for (i
= 0; i
< shdev
->pdata
->channel_num
; i
++) {
145 struct sh_dmae_chan
*sh_chan
= shdev
->chan
[i
];
147 chclr_write(sh_chan
, 0);
151 dmaor_write(shdev
, dmaor
| shdev
->pdata
->dmaor_init
);
153 dmaor
= dmaor_read(shdev
);
155 spin_unlock_irqrestore(&sh_dmae_lock
, flags
);
157 if (dmaor
& (DMAOR_AE
| DMAOR_NMIF
)) {
158 dev_warn(shdev
->common
.dev
, "Can't initialize DMAOR.\n");
161 if (shdev
->pdata
->dmaor_init
& ~dmaor
)
162 dev_warn(shdev
->common
.dev
,
163 "DMAOR=0x%x hasn't latched the initial value 0x%x.\n",
164 dmaor
, shdev
->pdata
->dmaor_init
);
168 static bool dmae_is_busy(struct sh_dmae_chan
*sh_chan
)
170 u32 chcr
= chcr_read(sh_chan
);
172 if ((chcr
& (CHCR_DE
| CHCR_TE
)) == CHCR_DE
)
173 return true; /* working */
175 return false; /* waiting */
178 static unsigned int calc_xmit_shift(struct sh_dmae_chan
*sh_chan
, u32 chcr
)
180 struct sh_dmae_device
*shdev
= to_sh_dev(sh_chan
);
181 struct sh_dmae_pdata
*pdata
= shdev
->pdata
;
182 int cnt
= ((chcr
& pdata
->ts_low_mask
) >> pdata
->ts_low_shift
) |
183 ((chcr
& pdata
->ts_high_mask
) >> pdata
->ts_high_shift
);
185 if (cnt
>= pdata
->ts_shift_num
)
188 return pdata
->ts_shift
[cnt
];
191 static u32
log2size_to_chcr(struct sh_dmae_chan
*sh_chan
, int l2size
)
193 struct sh_dmae_device
*shdev
= to_sh_dev(sh_chan
);
194 struct sh_dmae_pdata
*pdata
= shdev
->pdata
;
197 for (i
= 0; i
< pdata
->ts_shift_num
; i
++)
198 if (pdata
->ts_shift
[i
] == l2size
)
201 if (i
== pdata
->ts_shift_num
)
204 return ((i
<< pdata
->ts_low_shift
) & pdata
->ts_low_mask
) |
205 ((i
<< pdata
->ts_high_shift
) & pdata
->ts_high_mask
);
208 static void dmae_set_reg(struct sh_dmae_chan
*sh_chan
, struct sh_dmae_regs
*hw
)
210 sh_dmae_writel(sh_chan
, hw
->sar
, SAR
);
211 sh_dmae_writel(sh_chan
, hw
->dar
, DAR
);
212 sh_dmae_writel(sh_chan
, hw
->tcr
>> sh_chan
->xmit_shift
, TCR
);
215 static void dmae_start(struct sh_dmae_chan
*sh_chan
)
217 struct sh_dmae_device
*shdev
= to_sh_dev(sh_chan
);
218 u32 chcr
= chcr_read(sh_chan
);
220 if (shdev
->pdata
->needs_tend_set
)
221 sh_dmae_writel(sh_chan
, 0xFFFFFFFF, TEND
);
223 chcr
|= CHCR_DE
| shdev
->chcr_ie_bit
;
224 chcr_write(sh_chan
, chcr
& ~CHCR_TE
);
227 static void dmae_halt(struct sh_dmae_chan
*sh_chan
)
229 struct sh_dmae_device
*shdev
= to_sh_dev(sh_chan
);
230 u32 chcr
= chcr_read(sh_chan
);
232 chcr
&= ~(CHCR_DE
| CHCR_TE
| shdev
->chcr_ie_bit
);
233 chcr_write(sh_chan
, chcr
);
236 static void dmae_init(struct sh_dmae_chan
*sh_chan
)
239 * Default configuration for dual address memory-memory transfer.
240 * 0x400 represents auto-request.
242 u32 chcr
= DM_INC
| SM_INC
| 0x400 | log2size_to_chcr(sh_chan
,
243 LOG2_DEFAULT_XFER_SIZE
);
244 sh_chan
->xmit_shift
= calc_xmit_shift(sh_chan
, chcr
);
245 chcr_write(sh_chan
, chcr
);
248 static int dmae_set_chcr(struct sh_dmae_chan
*sh_chan
, u32 val
)
250 /* If DMA is active, cannot set CHCR. TODO: remove this superfluous check */
251 if (dmae_is_busy(sh_chan
))
254 sh_chan
->xmit_shift
= calc_xmit_shift(sh_chan
, val
);
255 chcr_write(sh_chan
, val
);
260 static int dmae_set_dmars(struct sh_dmae_chan
*sh_chan
, u16 val
)
262 struct sh_dmae_device
*shdev
= to_sh_dev(sh_chan
);
263 struct sh_dmae_pdata
*pdata
= shdev
->pdata
;
264 const struct sh_dmae_channel
*chan_pdata
= &pdata
->channel
[sh_chan
->id
];
265 u16 __iomem
*addr
= shdev
->dmars
;
266 unsigned int shift
= chan_pdata
->dmars_bit
;
268 if (dmae_is_busy(sh_chan
))
274 /* in the case of a missing DMARS resource use first memory window */
276 addr
= (u16 __iomem
*)shdev
->chan_reg
;
277 addr
+= chan_pdata
->dmars
/ sizeof(u16
);
279 __raw_writew((__raw_readw(addr
) & (0xff00 >> shift
)) | (val
<< shift
),
285 static dma_cookie_t
sh_dmae_tx_submit(struct dma_async_tx_descriptor
*tx
)
287 struct sh_desc
*desc
= tx_to_sh_desc(tx
), *chunk
, *last
= desc
, *c
;
288 struct sh_dmae_chan
*sh_chan
= to_sh_chan(tx
->chan
);
289 struct sh_dmae_slave
*param
= tx
->chan
->private;
290 dma_async_tx_callback callback
= tx
->callback
;
294 spin_lock_irq(&sh_chan
->desc_lock
);
296 if (list_empty(&sh_chan
->ld_queue
))
301 cookie
= dma_cookie_assign(tx
);
303 /* Mark all chunks of this descriptor as submitted, move to the queue */
304 list_for_each_entry_safe(chunk
, c
, desc
->node
.prev
, node
) {
306 * All chunks are on the global ld_free, so, we have to find
307 * the end of the chain ourselves
309 if (chunk
!= desc
&& (chunk
->mark
== DESC_IDLE
||
310 chunk
->async_tx
.cookie
> 0 ||
311 chunk
->async_tx
.cookie
== -EBUSY
||
312 &chunk
->node
== &sh_chan
->ld_free
))
314 chunk
->mark
= DESC_SUBMITTED
;
315 /* Callback goes to the last chunk */
316 chunk
->async_tx
.callback
= NULL
;
317 chunk
->cookie
= cookie
;
318 list_move_tail(&chunk
->node
, &sh_chan
->ld_queue
);
322 last
->async_tx
.callback
= callback
;
323 last
->async_tx
.callback_param
= tx
->callback_param
;
325 dev_dbg(sh_chan
->dev
, "submit #%d@%p on %d: %x[%d] -> %x\n",
326 tx
->cookie
, &last
->async_tx
, sh_chan
->id
,
327 desc
->hw
.sar
, desc
->hw
.tcr
, desc
->hw
.dar
);
330 sh_chan
->pm_state
= DMAE_PM_BUSY
;
332 pm_runtime_get(sh_chan
->dev
);
334 spin_unlock_irq(&sh_chan
->desc_lock
);
336 pm_runtime_barrier(sh_chan
->dev
);
338 spin_lock_irq(&sh_chan
->desc_lock
);
340 /* Have we been reset, while waiting? */
341 if (sh_chan
->pm_state
!= DMAE_PM_ESTABLISHED
) {
342 dev_dbg(sh_chan
->dev
, "Bring up channel %d\n",
345 const struct sh_dmae_slave_config
*cfg
=
348 dmae_set_dmars(sh_chan
, cfg
->mid_rid
);
349 dmae_set_chcr(sh_chan
, cfg
->chcr
);
354 if (sh_chan
->pm_state
== DMAE_PM_PENDING
)
355 sh_chan_xfer_ld_queue(sh_chan
);
356 sh_chan
->pm_state
= DMAE_PM_ESTABLISHED
;
359 sh_chan
->pm_state
= DMAE_PM_PENDING
;
362 spin_unlock_irq(&sh_chan
->desc_lock
);
367 /* Called with desc_lock held */
368 static struct sh_desc
*sh_dmae_get_desc(struct sh_dmae_chan
*sh_chan
)
370 struct sh_desc
*desc
;
372 list_for_each_entry(desc
, &sh_chan
->ld_free
, node
)
373 if (desc
->mark
!= DESC_PREPARED
) {
374 BUG_ON(desc
->mark
!= DESC_IDLE
);
375 list_del(&desc
->node
);
382 static const struct sh_dmae_slave_config
*sh_dmae_find_slave(
383 struct sh_dmae_chan
*sh_chan
, struct sh_dmae_slave
*param
)
385 struct sh_dmae_device
*shdev
= to_sh_dev(sh_chan
);
386 struct sh_dmae_pdata
*pdata
= shdev
->pdata
;
389 if (param
->slave_id
>= SH_DMA_SLAVE_NUMBER
)
392 for (i
= 0; i
< pdata
->slave_num
; i
++)
393 if (pdata
->slave
[i
].slave_id
== param
->slave_id
)
394 return pdata
->slave
+ i
;
399 static int sh_dmae_alloc_chan_resources(struct dma_chan
*chan
)
401 struct sh_dmae_chan
*sh_chan
= to_sh_chan(chan
);
402 struct sh_desc
*desc
;
403 struct sh_dmae_slave
*param
= chan
->private;
407 * This relies on the guarantee from dmaengine that alloc_chan_resources
408 * never runs concurrently with itself or free_chan_resources.
411 const struct sh_dmae_slave_config
*cfg
;
413 cfg
= sh_dmae_find_slave(sh_chan
, param
);
419 if (test_and_set_bit(param
->slave_id
, sh_dmae_slave_used
)) {
427 while (sh_chan
->descs_allocated
< NR_DESCS_PER_CHANNEL
) {
428 desc
= kzalloc(sizeof(struct sh_desc
), GFP_KERNEL
);
431 dma_async_tx_descriptor_init(&desc
->async_tx
,
433 desc
->async_tx
.tx_submit
= sh_dmae_tx_submit
;
434 desc
->mark
= DESC_IDLE
;
436 list_add(&desc
->node
, &sh_chan
->ld_free
);
437 sh_chan
->descs_allocated
++;
440 if (!sh_chan
->descs_allocated
) {
445 return sh_chan
->descs_allocated
;
449 clear_bit(param
->slave_id
, sh_dmae_slave_used
);
452 chan
->private = NULL
;
457 * sh_dma_free_chan_resources - Free all resources of the channel.
459 static void sh_dmae_free_chan_resources(struct dma_chan
*chan
)
461 struct sh_dmae_chan
*sh_chan
= to_sh_chan(chan
);
462 struct sh_desc
*desc
, *_desc
;
465 /* Protect against ISR */
466 spin_lock_irq(&sh_chan
->desc_lock
);
468 spin_unlock_irq(&sh_chan
->desc_lock
);
470 /* Now no new interrupts will occur */
472 /* Prepared and not submitted descriptors can still be on the queue */
473 if (!list_empty(&sh_chan
->ld_queue
))
474 sh_dmae_chan_ld_cleanup(sh_chan
, true);
477 /* The caller is holding dma_list_mutex */
478 struct sh_dmae_slave
*param
= chan
->private;
479 clear_bit(param
->slave_id
, sh_dmae_slave_used
);
480 chan
->private = NULL
;
483 spin_lock_irq(&sh_chan
->desc_lock
);
485 list_splice_init(&sh_chan
->ld_free
, &list
);
486 sh_chan
->descs_allocated
= 0;
488 spin_unlock_irq(&sh_chan
->desc_lock
);
490 list_for_each_entry_safe(desc
, _desc
, &list
, node
)
495 * sh_dmae_add_desc - get, set up and return one transfer descriptor
496 * @sh_chan: DMA channel
497 * @flags: DMA transfer flags
498 * @dest: destination DMA address, incremented when direction equals
500 * @src: source DMA address, incremented when direction equals
502 * @len: DMA transfer length
503 * @first: if NULL, set to the current descriptor and cookie set to -EBUSY
504 * @direction: needed for slave DMA to decide which address to keep constant,
505 * equals DMA_MEM_TO_MEM for MEMCPY
506 * Returns 0 or an error
507 * Locks: called with desc_lock held
509 static struct sh_desc
*sh_dmae_add_desc(struct sh_dmae_chan
*sh_chan
,
510 unsigned long flags
, dma_addr_t
*dest
, dma_addr_t
*src
, size_t *len
,
511 struct sh_desc
**first
, enum dma_transfer_direction direction
)
519 /* Allocate the link descriptor from the free list */
520 new = sh_dmae_get_desc(sh_chan
);
522 dev_err(sh_chan
->dev
, "No free link descriptor available\n");
526 copy_size
= min(*len
, (size_t)SH_DMA_TCR_MAX
+ 1);
530 new->hw
.tcr
= copy_size
;
534 new->async_tx
.cookie
= -EBUSY
;
537 /* Other desc - invisible to the user */
538 new->async_tx
.cookie
= -EINVAL
;
541 dev_dbg(sh_chan
->dev
,
542 "chaining (%u/%u)@%x -> %x with %p, cookie %d, shift %d\n",
543 copy_size
, *len
, *src
, *dest
, &new->async_tx
,
544 new->async_tx
.cookie
, sh_chan
->xmit_shift
);
546 new->mark
= DESC_PREPARED
;
547 new->async_tx
.flags
= flags
;
548 new->direction
= direction
;
551 if (direction
== DMA_MEM_TO_MEM
|| direction
== DMA_MEM_TO_DEV
)
553 if (direction
== DMA_MEM_TO_MEM
|| direction
== DMA_DEV_TO_MEM
)
560 * sh_dmae_prep_sg - prepare transfer descriptors from an SG list
562 * Common routine for public (MEMCPY) and slave DMA. The MEMCPY case is also
563 * converted to scatter-gather to guarantee consistent locking and a correct
564 * list manipulation. For slave DMA direction carries the usual meaning, and,
565 * logically, the SG list is RAM and the addr variable contains slave address,
566 * e.g., the FIFO I/O register. For MEMCPY direction equals DMA_MEM_TO_MEM
567 * and the SG list contains only one element and points at the source buffer.
569 static struct dma_async_tx_descriptor
*sh_dmae_prep_sg(struct sh_dmae_chan
*sh_chan
,
570 struct scatterlist
*sgl
, unsigned int sg_len
, dma_addr_t
*addr
,
571 enum dma_transfer_direction direction
, unsigned long flags
)
573 struct scatterlist
*sg
;
574 struct sh_desc
*first
= NULL
, *new = NULL
/* compiler... */;
577 unsigned long irq_flags
;
583 for_each_sg(sgl
, sg
, sg_len
, i
)
584 chunks
+= (sg_dma_len(sg
) + SH_DMA_TCR_MAX
) /
585 (SH_DMA_TCR_MAX
+ 1);
587 /* Have to lock the whole loop to protect against concurrent release */
588 spin_lock_irqsave(&sh_chan
->desc_lock
, irq_flags
);
592 * first descriptor is what user is dealing with in all API calls, its
593 * cookie is at first set to -EBUSY, at tx-submit to a positive
595 * if more than one chunk is needed further chunks have cookie = -EINVAL
596 * the last chunk, if not equal to the first, has cookie = -ENOSPC
597 * all chunks are linked onto the tx_list head with their .node heads
598 * only during this function, then they are immediately spliced
599 * back onto the free list in form of a chain
601 for_each_sg(sgl
, sg
, sg_len
, i
) {
602 dma_addr_t sg_addr
= sg_dma_address(sg
);
603 size_t len
= sg_dma_len(sg
);
609 dev_dbg(sh_chan
->dev
, "Add SG #%d@%p[%d], dma %llx\n",
610 i
, sg
, len
, (unsigned long long)sg_addr
);
612 if (direction
== DMA_DEV_TO_MEM
)
613 new = sh_dmae_add_desc(sh_chan
, flags
,
614 &sg_addr
, addr
, &len
, &first
,
617 new = sh_dmae_add_desc(sh_chan
, flags
,
618 addr
, &sg_addr
, &len
, &first
,
623 new->chunks
= chunks
--;
624 list_add_tail(&new->node
, &tx_list
);
629 new->async_tx
.cookie
= -ENOSPC
;
631 /* Put them back on the free list, so, they don't get lost */
632 list_splice_tail(&tx_list
, &sh_chan
->ld_free
);
634 spin_unlock_irqrestore(&sh_chan
->desc_lock
, irq_flags
);
636 return &first
->async_tx
;
639 list_for_each_entry(new, &tx_list
, node
)
640 new->mark
= DESC_IDLE
;
641 list_splice(&tx_list
, &sh_chan
->ld_free
);
643 spin_unlock_irqrestore(&sh_chan
->desc_lock
, irq_flags
);
648 static struct dma_async_tx_descriptor
*sh_dmae_prep_memcpy(
649 struct dma_chan
*chan
, dma_addr_t dma_dest
, dma_addr_t dma_src
,
650 size_t len
, unsigned long flags
)
652 struct sh_dmae_chan
*sh_chan
;
653 struct scatterlist sg
;
658 sh_chan
= to_sh_chan(chan
);
660 sg_init_table(&sg
, 1);
661 sg_set_page(&sg
, pfn_to_page(PFN_DOWN(dma_src
)), len
,
662 offset_in_page(dma_src
));
663 sg_dma_address(&sg
) = dma_src
;
664 sg_dma_len(&sg
) = len
;
666 return sh_dmae_prep_sg(sh_chan
, &sg
, 1, &dma_dest
, DMA_MEM_TO_MEM
,
670 static struct dma_async_tx_descriptor
*sh_dmae_prep_slave_sg(
671 struct dma_chan
*chan
, struct scatterlist
*sgl
, unsigned int sg_len
,
672 enum dma_transfer_direction direction
, unsigned long flags
,
675 struct sh_dmae_slave
*param
;
676 struct sh_dmae_chan
*sh_chan
;
677 dma_addr_t slave_addr
;
682 sh_chan
= to_sh_chan(chan
);
683 param
= chan
->private;
685 /* Someone calling slave DMA on a public channel? */
686 if (!param
|| !sg_len
) {
687 dev_warn(sh_chan
->dev
, "%s: bad parameter: %p, %d, %d\n",
688 __func__
, param
, sg_len
, param
? param
->slave_id
: -1);
692 slave_addr
= param
->config
->addr
;
695 * if (param != NULL), this is a successfully requested slave channel,
696 * therefore param->config != NULL too.
698 return sh_dmae_prep_sg(sh_chan
, sgl
, sg_len
, &slave_addr
,
702 static int sh_dmae_control(struct dma_chan
*chan
, enum dma_ctrl_cmd cmd
,
705 struct sh_dmae_chan
*sh_chan
= to_sh_chan(chan
);
708 /* Only supports DMA_TERMINATE_ALL */
709 if (cmd
!= DMA_TERMINATE_ALL
)
715 spin_lock_irqsave(&sh_chan
->desc_lock
, flags
);
718 if (!list_empty(&sh_chan
->ld_queue
)) {
719 /* Record partial transfer */
720 struct sh_desc
*desc
= list_entry(sh_chan
->ld_queue
.next
,
721 struct sh_desc
, node
);
722 desc
->partial
= (desc
->hw
.tcr
- sh_dmae_readl(sh_chan
, TCR
)) <<
725 spin_unlock_irqrestore(&sh_chan
->desc_lock
, flags
);
727 sh_dmae_chan_ld_cleanup(sh_chan
, true);
732 static dma_async_tx_callback
__ld_cleanup(struct sh_dmae_chan
*sh_chan
, bool all
)
734 struct sh_desc
*desc
, *_desc
;
735 /* Is the "exposed" head of a chain acked? */
736 bool head_acked
= false;
737 dma_cookie_t cookie
= 0;
738 dma_async_tx_callback callback
= NULL
;
742 spin_lock_irqsave(&sh_chan
->desc_lock
, flags
);
743 list_for_each_entry_safe(desc
, _desc
, &sh_chan
->ld_queue
, node
) {
744 struct dma_async_tx_descriptor
*tx
= &desc
->async_tx
;
746 BUG_ON(tx
->cookie
> 0 && tx
->cookie
!= desc
->cookie
);
747 BUG_ON(desc
->mark
!= DESC_SUBMITTED
&&
748 desc
->mark
!= DESC_COMPLETED
&&
749 desc
->mark
!= DESC_WAITING
);
752 * queue is ordered, and we use this loop to (1) clean up all
753 * completed descriptors, and to (2) update descriptor flags of
754 * any chunks in a (partially) completed chain
756 if (!all
&& desc
->mark
== DESC_SUBMITTED
&&
757 desc
->cookie
!= cookie
)
763 if (desc
->mark
== DESC_COMPLETED
&& desc
->chunks
== 1) {
764 if (sh_chan
->common
.completed_cookie
!= desc
->cookie
- 1)
765 dev_dbg(sh_chan
->dev
,
766 "Completing cookie %d, expected %d\n",
768 sh_chan
->common
.completed_cookie
+ 1);
769 sh_chan
->common
.completed_cookie
= desc
->cookie
;
772 /* Call callback on the last chunk */
773 if (desc
->mark
== DESC_COMPLETED
&& tx
->callback
) {
774 desc
->mark
= DESC_WAITING
;
775 callback
= tx
->callback
;
776 param
= tx
->callback_param
;
777 dev_dbg(sh_chan
->dev
, "descriptor #%d@%p on %d callback\n",
778 tx
->cookie
, tx
, sh_chan
->id
);
779 BUG_ON(desc
->chunks
!= 1);
783 if (tx
->cookie
> 0 || tx
->cookie
== -EBUSY
) {
784 if (desc
->mark
== DESC_COMPLETED
) {
785 BUG_ON(tx
->cookie
< 0);
786 desc
->mark
= DESC_WAITING
;
788 head_acked
= async_tx_test_ack(tx
);
790 switch (desc
->mark
) {
792 desc
->mark
= DESC_WAITING
;
796 async_tx_ack(&desc
->async_tx
);
800 dev_dbg(sh_chan
->dev
, "descriptor %p #%d completed.\n",
803 if (((desc
->mark
== DESC_COMPLETED
||
804 desc
->mark
== DESC_WAITING
) &&
805 async_tx_test_ack(&desc
->async_tx
)) || all
) {
806 /* Remove from ld_queue list */
807 desc
->mark
= DESC_IDLE
;
809 list_move(&desc
->node
, &sh_chan
->ld_free
);
811 if (list_empty(&sh_chan
->ld_queue
)) {
812 dev_dbg(sh_chan
->dev
, "Bring down channel %d\n", sh_chan
->id
);
813 pm_runtime_put(sh_chan
->dev
);
818 if (all
&& !callback
)
820 * Terminating and the loop completed normally: forgive
821 * uncompleted cookies
823 sh_chan
->common
.completed_cookie
= sh_chan
->common
.cookie
;
825 spin_unlock_irqrestore(&sh_chan
->desc_lock
, flags
);
834 * sh_chan_ld_cleanup - Clean up link descriptors
836 * This function cleans up the ld_queue of DMA channel.
838 static void sh_dmae_chan_ld_cleanup(struct sh_dmae_chan
*sh_chan
, bool all
)
840 while (__ld_cleanup(sh_chan
, all
))
844 /* Called under spin_lock_irq(&sh_chan->desc_lock) */
845 static void sh_chan_xfer_ld_queue(struct sh_dmae_chan
*sh_chan
)
847 struct sh_desc
*desc
;
850 if (dmae_is_busy(sh_chan
))
853 /* Find the first not transferred descriptor */
854 list_for_each_entry(desc
, &sh_chan
->ld_queue
, node
)
855 if (desc
->mark
== DESC_SUBMITTED
) {
856 dev_dbg(sh_chan
->dev
, "Queue #%d to %d: %u@%x -> %x\n",
857 desc
->async_tx
.cookie
, sh_chan
->id
,
858 desc
->hw
.tcr
, desc
->hw
.sar
, desc
->hw
.dar
);
859 /* Get the ld start address from ld_queue */
860 dmae_set_reg(sh_chan
, &desc
->hw
);
866 static void sh_dmae_memcpy_issue_pending(struct dma_chan
*chan
)
868 struct sh_dmae_chan
*sh_chan
= to_sh_chan(chan
);
870 spin_lock_irq(&sh_chan
->desc_lock
);
871 if (sh_chan
->pm_state
== DMAE_PM_ESTABLISHED
)
872 sh_chan_xfer_ld_queue(sh_chan
);
874 sh_chan
->pm_state
= DMAE_PM_PENDING
;
875 spin_unlock_irq(&sh_chan
->desc_lock
);
878 static enum dma_status
sh_dmae_tx_status(struct dma_chan
*chan
,
880 struct dma_tx_state
*txstate
)
882 struct sh_dmae_chan
*sh_chan
= to_sh_chan(chan
);
883 enum dma_status status
;
886 sh_dmae_chan_ld_cleanup(sh_chan
, false);
888 spin_lock_irqsave(&sh_chan
->desc_lock
, flags
);
890 status
= dma_cookie_status(chan
, cookie
, txstate
);
893 * If we don't find cookie on the queue, it has been aborted and we have
896 if (status
!= DMA_SUCCESS
) {
897 struct sh_desc
*desc
;
899 list_for_each_entry(desc
, &sh_chan
->ld_queue
, node
)
900 if (desc
->cookie
== cookie
) {
901 status
= DMA_IN_PROGRESS
;
906 spin_unlock_irqrestore(&sh_chan
->desc_lock
, flags
);
911 static irqreturn_t
sh_dmae_interrupt(int irq
, void *data
)
913 irqreturn_t ret
= IRQ_NONE
;
914 struct sh_dmae_chan
*sh_chan
= data
;
917 spin_lock(&sh_chan
->desc_lock
);
919 chcr
= chcr_read(sh_chan
);
921 if (chcr
& CHCR_TE
) {
926 tasklet_schedule(&sh_chan
->tasklet
);
929 spin_unlock(&sh_chan
->desc_lock
);
934 /* Called from error IRQ or NMI */
935 static bool sh_dmae_reset(struct sh_dmae_device
*shdev
)
937 unsigned int handled
= 0;
940 /* halt the dma controller */
941 sh_dmae_ctl_stop(shdev
);
943 /* We cannot detect, which channel caused the error, have to reset all */
944 for (i
= 0; i
< SH_DMAC_MAX_CHANNELS
; i
++) {
945 struct sh_dmae_chan
*sh_chan
= shdev
->chan
[i
];
946 struct sh_desc
*desc
;
952 spin_lock(&sh_chan
->desc_lock
);
954 /* Stop the channel */
957 list_splice_init(&sh_chan
->ld_queue
, &dl
);
959 if (!list_empty(&dl
)) {
960 dev_dbg(sh_chan
->dev
, "Bring down channel %d\n", sh_chan
->id
);
961 pm_runtime_put(sh_chan
->dev
);
963 sh_chan
->pm_state
= DMAE_PM_ESTABLISHED
;
965 spin_unlock(&sh_chan
->desc_lock
);
968 list_for_each_entry(desc
, &dl
, node
) {
969 struct dma_async_tx_descriptor
*tx
= &desc
->async_tx
;
970 desc
->mark
= DESC_IDLE
;
972 tx
->callback(tx
->callback_param
);
975 spin_lock(&sh_chan
->desc_lock
);
976 list_splice(&dl
, &sh_chan
->ld_free
);
977 spin_unlock(&sh_chan
->desc_lock
);
987 static irqreturn_t
sh_dmae_err(int irq
, void *data
)
989 struct sh_dmae_device
*shdev
= data
;
991 if (!(dmaor_read(shdev
) & DMAOR_AE
))
998 static void dmae_do_tasklet(unsigned long data
)
1000 struct sh_dmae_chan
*sh_chan
= (struct sh_dmae_chan
*)data
;
1001 struct sh_desc
*desc
;
1002 u32 sar_buf
= sh_dmae_readl(sh_chan
, SAR
);
1003 u32 dar_buf
= sh_dmae_readl(sh_chan
, DAR
);
1005 spin_lock_irq(&sh_chan
->desc_lock
);
1006 list_for_each_entry(desc
, &sh_chan
->ld_queue
, node
) {
1007 if (desc
->mark
== DESC_SUBMITTED
&&
1008 ((desc
->direction
== DMA_DEV_TO_MEM
&&
1009 (desc
->hw
.dar
+ desc
->hw
.tcr
) == dar_buf
) ||
1010 (desc
->hw
.sar
+ desc
->hw
.tcr
) == sar_buf
)) {
1011 dev_dbg(sh_chan
->dev
, "done #%d@%p dst %u\n",
1012 desc
->async_tx
.cookie
, &desc
->async_tx
,
1014 desc
->mark
= DESC_COMPLETED
;
1019 sh_chan_xfer_ld_queue(sh_chan
);
1020 spin_unlock_irq(&sh_chan
->desc_lock
);
1022 sh_dmae_chan_ld_cleanup(sh_chan
, false);
1025 static bool sh_dmae_nmi_notify(struct sh_dmae_device
*shdev
)
1027 /* Fast path out if NMIF is not asserted for this controller */
1028 if ((dmaor_read(shdev
) & DMAOR_NMIF
) == 0)
1031 return sh_dmae_reset(shdev
);
1034 static int sh_dmae_nmi_handler(struct notifier_block
*self
,
1035 unsigned long cmd
, void *data
)
1037 struct sh_dmae_device
*shdev
;
1038 int ret
= NOTIFY_DONE
;
1042 * Only concern ourselves with NMI events.
1044 * Normally we would check the die chain value, but as this needs
1045 * to be architecture independent, check for NMI context instead.
1051 list_for_each_entry_rcu(shdev
, &sh_dmae_devices
, node
) {
1053 * Only stop if one of the controllers has NMIF asserted,
1054 * we do not want to interfere with regular address error
1055 * handling or NMI events that don't concern the DMACs.
1057 triggered
= sh_dmae_nmi_notify(shdev
);
1058 if (triggered
== true)
1066 static struct notifier_block sh_dmae_nmi_notifier __read_mostly
= {
1067 .notifier_call
= sh_dmae_nmi_handler
,
1069 /* Run before NMI debug handler and KGDB */
1073 static int __devinit
sh_dmae_chan_probe(struct sh_dmae_device
*shdev
, int id
,
1074 int irq
, unsigned long flags
)
1077 const struct sh_dmae_channel
*chan_pdata
= &shdev
->pdata
->channel
[id
];
1078 struct platform_device
*pdev
= to_platform_device(shdev
->common
.dev
);
1079 struct sh_dmae_chan
*new_sh_chan
;
1082 new_sh_chan
= kzalloc(sizeof(struct sh_dmae_chan
), GFP_KERNEL
);
1084 dev_err(shdev
->common
.dev
,
1085 "No free memory for allocating dma channels!\n");
1089 new_sh_chan
->pm_state
= DMAE_PM_ESTABLISHED
;
1091 /* reference struct dma_device */
1092 new_sh_chan
->common
.device
= &shdev
->common
;
1093 dma_cookie_init(&new_sh_chan
->common
);
1095 new_sh_chan
->dev
= shdev
->common
.dev
;
1096 new_sh_chan
->id
= id
;
1097 new_sh_chan
->irq
= irq
;
1098 new_sh_chan
->base
= shdev
->chan_reg
+ chan_pdata
->offset
/ sizeof(u32
);
1100 /* Init DMA tasklet */
1101 tasklet_init(&new_sh_chan
->tasklet
, dmae_do_tasklet
,
1102 (unsigned long)new_sh_chan
);
1104 spin_lock_init(&new_sh_chan
->desc_lock
);
1106 /* Init descripter manage list */
1107 INIT_LIST_HEAD(&new_sh_chan
->ld_queue
);
1108 INIT_LIST_HEAD(&new_sh_chan
->ld_free
);
1110 /* Add the channel to DMA device channel list */
1111 list_add_tail(&new_sh_chan
->common
.device_node
,
1112 &shdev
->common
.channels
);
1113 shdev
->common
.chancnt
++;
1116 snprintf(new_sh_chan
->dev_id
, sizeof(new_sh_chan
->dev_id
),
1117 "sh-dmae%d.%d", pdev
->id
, new_sh_chan
->id
);
1119 snprintf(new_sh_chan
->dev_id
, sizeof(new_sh_chan
->dev_id
),
1120 "sh-dma%d", new_sh_chan
->id
);
1122 /* set up channel irq */
1123 err
= request_irq(irq
, &sh_dmae_interrupt
, flags
,
1124 new_sh_chan
->dev_id
, new_sh_chan
);
1126 dev_err(shdev
->common
.dev
, "DMA channel %d request_irq error "
1127 "with return %d\n", id
, err
);
1131 shdev
->chan
[id
] = new_sh_chan
;
1135 /* remove from dmaengine device node */
1136 list_del(&new_sh_chan
->common
.device_node
);
1141 static void sh_dmae_chan_remove(struct sh_dmae_device
*shdev
)
1145 for (i
= shdev
->common
.chancnt
- 1 ; i
>= 0 ; i
--) {
1146 if (shdev
->chan
[i
]) {
1147 struct sh_dmae_chan
*sh_chan
= shdev
->chan
[i
];
1149 free_irq(sh_chan
->irq
, sh_chan
);
1151 list_del(&sh_chan
->common
.device_node
);
1153 shdev
->chan
[i
] = NULL
;
1156 shdev
->common
.chancnt
= 0;
1159 static int __init
sh_dmae_probe(struct platform_device
*pdev
)
1161 struct sh_dmae_pdata
*pdata
= pdev
->dev
.platform_data
;
1162 unsigned long irqflags
= IRQF_DISABLED
,
1163 chan_flag
[SH_DMAC_MAX_CHANNELS
] = {};
1164 int errirq
, chan_irq
[SH_DMAC_MAX_CHANNELS
];
1165 int err
, i
, irq_cnt
= 0, irqres
= 0, irq_cap
= 0;
1166 struct sh_dmae_device
*shdev
;
1167 struct resource
*chan
, *dmars
, *errirq_res
, *chanirq_res
;
1169 /* get platform data */
1170 if (!pdata
|| !pdata
->channel_num
)
1173 chan
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1174 /* DMARS area is optional */
1175 dmars
= platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
1178 * 1. there always must be at least one IRQ IO-resource. On SH4 it is
1179 * the error IRQ, in which case it is the only IRQ in this resource:
1180 * start == end. If it is the only IRQ resource, all channels also
1182 * 2. DMA channel IRQ resources can be specified one per resource or in
1183 * ranges (start != end)
1184 * 3. iff all events (channels and, optionally, error) on this
1185 * controller use the same IRQ, only one IRQ resource can be
1186 * specified, otherwise there must be one IRQ per channel, even if
1187 * some of them are equal
1188 * 4. if all IRQs on this controller are equal or if some specific IRQs
1189 * specify IORESOURCE_IRQ_SHAREABLE in their resources, they will be
1190 * requested with the IRQF_SHARED flag
1192 errirq_res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
1193 if (!chan
|| !errirq_res
)
1196 if (!request_mem_region(chan
->start
, resource_size(chan
), pdev
->name
)) {
1197 dev_err(&pdev
->dev
, "DMAC register region already claimed\n");
1201 if (dmars
&& !request_mem_region(dmars
->start
, resource_size(dmars
), pdev
->name
)) {
1202 dev_err(&pdev
->dev
, "DMAC DMARS region already claimed\n");
1208 shdev
= kzalloc(sizeof(struct sh_dmae_device
), GFP_KERNEL
);
1210 dev_err(&pdev
->dev
, "Not enough memory\n");
1214 shdev
->chan_reg
= ioremap(chan
->start
, resource_size(chan
));
1215 if (!shdev
->chan_reg
)
1218 shdev
->dmars
= ioremap(dmars
->start
, resource_size(dmars
));
1224 shdev
->pdata
= pdata
;
1226 if (pdata
->chcr_offset
)
1227 shdev
->chcr_offset
= pdata
->chcr_offset
;
1229 shdev
->chcr_offset
= CHCR
;
1231 if (pdata
->chcr_ie_bit
)
1232 shdev
->chcr_ie_bit
= pdata
->chcr_ie_bit
;
1234 shdev
->chcr_ie_bit
= CHCR_IE
;
1236 platform_set_drvdata(pdev
, shdev
);
1238 shdev
->common
.dev
= &pdev
->dev
;
1240 pm_runtime_enable(&pdev
->dev
);
1241 pm_runtime_get_sync(&pdev
->dev
);
1243 spin_lock_irq(&sh_dmae_lock
);
1244 list_add_tail_rcu(&shdev
->node
, &sh_dmae_devices
);
1245 spin_unlock_irq(&sh_dmae_lock
);
1247 /* reset dma controller - only needed as a test */
1248 err
= sh_dmae_rst(shdev
);
1252 INIT_LIST_HEAD(&shdev
->common
.channels
);
1254 if (!pdata
->slave_only
)
1255 dma_cap_set(DMA_MEMCPY
, shdev
->common
.cap_mask
);
1256 if (pdata
->slave
&& pdata
->slave_num
)
1257 dma_cap_set(DMA_SLAVE
, shdev
->common
.cap_mask
);
1259 shdev
->common
.device_alloc_chan_resources
1260 = sh_dmae_alloc_chan_resources
;
1261 shdev
->common
.device_free_chan_resources
= sh_dmae_free_chan_resources
;
1262 shdev
->common
.device_prep_dma_memcpy
= sh_dmae_prep_memcpy
;
1263 shdev
->common
.device_tx_status
= sh_dmae_tx_status
;
1264 shdev
->common
.device_issue_pending
= sh_dmae_memcpy_issue_pending
;
1266 /* Compulsory for DMA_SLAVE fields */
1267 shdev
->common
.device_prep_slave_sg
= sh_dmae_prep_slave_sg
;
1268 shdev
->common
.device_control
= sh_dmae_control
;
1270 /* Default transfer size of 32 bytes requires 32-byte alignment */
1271 shdev
->common
.copy_align
= LOG2_DEFAULT_XFER_SIZE
;
1273 #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
1274 chanirq_res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 1);
1277 chanirq_res
= errirq_res
;
1281 if (chanirq_res
== errirq_res
||
1282 (errirq_res
->flags
& IORESOURCE_BITS
) == IORESOURCE_IRQ_SHAREABLE
)
1283 irqflags
= IRQF_SHARED
;
1285 errirq
= errirq_res
->start
;
1287 err
= request_irq(errirq
, sh_dmae_err
, irqflags
,
1288 "DMAC Address Error", shdev
);
1291 "DMA failed requesting irq #%d, error %d\n",
1297 chanirq_res
= errirq_res
;
1298 #endif /* CONFIG_CPU_SH4 || CONFIG_ARCH_SHMOBILE */
1300 if (chanirq_res
->start
== chanirq_res
->end
&&
1301 !platform_get_resource(pdev
, IORESOURCE_IRQ
, 1)) {
1302 /* Special case - all multiplexed */
1303 for (; irq_cnt
< pdata
->channel_num
; irq_cnt
++) {
1304 if (irq_cnt
< SH_DMAC_MAX_CHANNELS
) {
1305 chan_irq
[irq_cnt
] = chanirq_res
->start
;
1306 chan_flag
[irq_cnt
] = IRQF_SHARED
;
1314 for (i
= chanirq_res
->start
; i
<= chanirq_res
->end
; i
++) {
1315 if (irq_cnt
>= SH_DMAC_MAX_CHANNELS
) {
1320 if ((errirq_res
->flags
& IORESOURCE_BITS
) ==
1321 IORESOURCE_IRQ_SHAREABLE
)
1322 chan_flag
[irq_cnt
] = IRQF_SHARED
;
1324 chan_flag
[irq_cnt
] = IRQF_DISABLED
;
1326 "Found IRQ %d for channel %d\n",
1328 chan_irq
[irq_cnt
++] = i
;
1331 if (irq_cnt
>= SH_DMAC_MAX_CHANNELS
)
1334 chanirq_res
= platform_get_resource(pdev
,
1335 IORESOURCE_IRQ
, ++irqres
);
1336 } while (irq_cnt
< pdata
->channel_num
&& chanirq_res
);
1339 /* Create DMA Channel */
1340 for (i
= 0; i
< irq_cnt
; i
++) {
1341 err
= sh_dmae_chan_probe(shdev
, i
, chan_irq
[i
], chan_flag
[i
]);
1343 goto chan_probe_err
;
1347 dev_notice(&pdev
->dev
, "Attempting to register %d DMA "
1348 "channels when a maximum of %d are supported.\n",
1349 pdata
->channel_num
, SH_DMAC_MAX_CHANNELS
);
1351 pm_runtime_put(&pdev
->dev
);
1353 dma_async_device_register(&shdev
->common
);
1358 sh_dmae_chan_remove(shdev
);
1360 #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
1361 free_irq(errirq
, shdev
);
1365 spin_lock_irq(&sh_dmae_lock
);
1366 list_del_rcu(&shdev
->node
);
1367 spin_unlock_irq(&sh_dmae_lock
);
1369 pm_runtime_put(&pdev
->dev
);
1370 pm_runtime_disable(&pdev
->dev
);
1373 iounmap(shdev
->dmars
);
1375 platform_set_drvdata(pdev
, NULL
);
1377 iounmap(shdev
->chan_reg
);
1383 release_mem_region(dmars
->start
, resource_size(dmars
));
1385 release_mem_region(chan
->start
, resource_size(chan
));
1390 static int __exit
sh_dmae_remove(struct platform_device
*pdev
)
1392 struct sh_dmae_device
*shdev
= platform_get_drvdata(pdev
);
1393 struct resource
*res
;
1394 int errirq
= platform_get_irq(pdev
, 0);
1396 dma_async_device_unregister(&shdev
->common
);
1399 free_irq(errirq
, shdev
);
1401 spin_lock_irq(&sh_dmae_lock
);
1402 list_del_rcu(&shdev
->node
);
1403 spin_unlock_irq(&sh_dmae_lock
);
1405 /* channel data remove */
1406 sh_dmae_chan_remove(shdev
);
1408 pm_runtime_disable(&pdev
->dev
);
1411 iounmap(shdev
->dmars
);
1412 iounmap(shdev
->chan_reg
);
1414 platform_set_drvdata(pdev
, NULL
);
1419 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1421 release_mem_region(res
->start
, resource_size(res
));
1422 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
1424 release_mem_region(res
->start
, resource_size(res
));
1429 static void sh_dmae_shutdown(struct platform_device
*pdev
)
1431 struct sh_dmae_device
*shdev
= platform_get_drvdata(pdev
);
1432 sh_dmae_ctl_stop(shdev
);
1435 static int sh_dmae_runtime_suspend(struct device
*dev
)
1440 static int sh_dmae_runtime_resume(struct device
*dev
)
1442 struct sh_dmae_device
*shdev
= dev_get_drvdata(dev
);
1444 return sh_dmae_rst(shdev
);
1448 static int sh_dmae_suspend(struct device
*dev
)
1453 static int sh_dmae_resume(struct device
*dev
)
1455 struct sh_dmae_device
*shdev
= dev_get_drvdata(dev
);
1458 ret
= sh_dmae_rst(shdev
);
1460 dev_err(dev
, "Failed to reset!\n");
1462 for (i
= 0; i
< shdev
->pdata
->channel_num
; i
++) {
1463 struct sh_dmae_chan
*sh_chan
= shdev
->chan
[i
];
1464 struct sh_dmae_slave
*param
= sh_chan
->common
.private;
1466 if (!sh_chan
->descs_allocated
)
1470 const struct sh_dmae_slave_config
*cfg
= param
->config
;
1471 dmae_set_dmars(sh_chan
, cfg
->mid_rid
);
1472 dmae_set_chcr(sh_chan
, cfg
->chcr
);
1481 #define sh_dmae_suspend NULL
1482 #define sh_dmae_resume NULL
1485 const struct dev_pm_ops sh_dmae_pm
= {
1486 .suspend
= sh_dmae_suspend
,
1487 .resume
= sh_dmae_resume
,
1488 .runtime_suspend
= sh_dmae_runtime_suspend
,
1489 .runtime_resume
= sh_dmae_runtime_resume
,
1492 static struct platform_driver sh_dmae_driver
= {
1493 .remove
= __exit_p(sh_dmae_remove
),
1494 .shutdown
= sh_dmae_shutdown
,
1496 .owner
= THIS_MODULE
,
1497 .name
= "sh-dma-engine",
1502 static int __init
sh_dmae_init(void)
1504 /* Wire up NMI handling */
1505 int err
= register_die_notifier(&sh_dmae_nmi_notifier
);
1509 return platform_driver_probe(&sh_dmae_driver
, sh_dmae_probe
);
1511 module_init(sh_dmae_init
);
1513 static void __exit
sh_dmae_exit(void)
1515 platform_driver_unregister(&sh_dmae_driver
);
1517 unregister_die_notifier(&sh_dmae_nmi_notifier
);
1519 module_exit(sh_dmae_exit
);
1521 MODULE_AUTHOR("Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>");
1522 MODULE_DESCRIPTION("Renesas SH DMA Engine driver");
1523 MODULE_LICENSE("GPL");
1524 MODULE_ALIAS("platform:sh-dma-engine");