2 C 9600 13100 0 0 0 title-B.sym
3 T 20400 14100 3 10 1 0 0 0 1
4 EXAMPLE SCHEMATIC FOR VERILOG NETLISTING
5 T 24200 13200 3 10 1 0 0 0 1
7 C 14300 20100 1 0 0 test_verilog.sym
9 T 15300 21100 5 10 1 1 0 0 1
12 C 18100 19100 1 0 0 block-1.sym
14 T 19700 21000 5 10 1 1 0 0 1
17 C 18100 16500 1 0 0 block-1.sym
19 T 19700 18400 5 10 1 1 0 0 1
22 C 14300 18900 1 0 0 test_verilog.sym
24 T 15300 19900 5 10 1 1 0 0 1
27 C 21700 19700 1 0 0 test_verilog.sym
29 T 23000 20700 5 10 1 1 0 0 1
32 C 10500 21700 1 0 0 ipad-1.sym
34 T 10200 21800 5 10 1 1 0 0 1
37 C 10500 21300 1 0 0 ipad-1.sym
39 T 10200 21300 5 10 1 1 0 0 1
42 C 10500 15200 1 0 0 ipad-1.sym
44 T 10200 15200 5 10 1 1 0 0 1
46 T 25600 20300 5 10 1 1 0 0 1
49 C 25400 17300 1 0 1 iopad-1.sym
51 T 25500 17400 5 10 1 1 0 0 1
54 C 25400 17600 1 0 1 iopad-1.sym
56 T 25500 17700 5 10 1 1 0 0 1
59 C 24600 20200 1 0 0 opad-1.sym
61 T 25600 20300 5 10 1 1 0 0 1
64 C 24600 19400 1 0 0 opad-1.sym
66 T 25600 19500 5 10 1 1 0 0 1
69 C 10500 15900 1 0 0 ipad-1.sym
71 T 10200 16000 5 10 1 1 0 0 1
74 N 23500 20300 24600 20300 4
76 T 24300 20400 5 10 1 1 0 0 1
79 N 20200 20300 21700 20300 4
80 N 20200 20000 21200 20000 4
81 N 21200 20000 21200 19500 4
82 N 21200 19500 24600 19500 4
84 T 24200 19600 5 10 1 1 0 0 1
87 N 20200 17700 24400 17700 4
89 T 23900 17800 5 10 1 1 0 0 1
92 N 20200 17400 24400 17400 4
94 T 23900 17500 5 10 1 1 0 0 1
97 C 10500 20800 1 0 0 ipad-1.sym
99 T 10200 20900 5 10 1 1 0 0 1
102 N 18100 20600 17600 20600 4
103 N 17600 20600 17600 21800 4
104 N 17600 21800 11400 21800 4
106 T 11500 21900 5 10 1 1 0 0 1
109 N 16100 20700 17000 20700 4
110 N 17000 20700 17000 20300 4
111 N 17000 20300 18100 20300 4
112 N 18100 20000 17000 20000 4
113 N 17000 20000 17000 19500 4
114 N 17000 19500 16100 19500 4
115 N 18100 19700 17600 19700 4
117 T 17100 19600 5 10 1 1 0 0 1
120 N 11400 21400 13400 21400 4
122 T 11500 21400 5 10 1 1 0 0 1
125 N 13400 21400 13400 20700 4
126 N 13400 20700 14300 20700 4
127 N 11400 20900 12900 20900 4
129 T 11500 21000 5 10 1 1 0 0 1
132 N 12900 20900 12900 19500 4
133 N 12900 19500 14300 19500 4
134 N 18100 18000 13700 18000 4
135 N 13700 18000 13700 20700 4
136 N 18100 17700 16800 17700 4
137 N 16800 17700 16800 19500 4
139 T 16900 18800 5 10 1 1 0 0 1
142 N 11400 16000 12200 16000 4
144 T 12300 16000 5 10 1 1 0 0 1
147 N 11400 15300 12200 15300 4
149 T 12300 15300 5 10 1 1 0 0 1
152 N 18100 17400 17400 17400 4
154 T 16900 17400 5 10 1 1 0 0 1
157 N 18100 17100 17400 17100 4
159 T 16800 17100 5 10 1 1 0 0 1
162 T 16500 23300 3 10 1 0 0 0 1
164 L 16900 20900 17200 23200 3 0 0 0 -1 -1
165 L 16800 21100 16900 20900 3 0 0 0 -1 -1
166 L 16900 20900 17100 21100 3 0 0 0 -1 -1
167 L 17600 23100 20900 20500 3 0 0 0 -1 -1
168 L 20900 20500 20900 20600 3 0 0 0 -1 -1
169 L 20900 20500 20800 20500 3 0 0 0 -1 -1
170 C 15300 15400 1 0 0 low-1.sym
172 T 15600 15600 5 10 1 1 0 0 1
175 C 15400 16400 1 0 0 high-1.sym
177 T 15600 16700 5 10 1 1 0 0 1
180 N 15500 16400 15500 15700 4
182 T 15600 16000 5 10 1 1 0 0 1
185 C 21600 21500 1 0 0 block-1.sym
187 T 21900 21600 5 10 1 1 0 0 1
188 refdes=NO_CONNECTIONS
190 C 21700 14700 1 0 0 block_pos-1.sym
192 T 22000 14800 5 10 1 1 0 0 1
195 N 20900 17700 20900 15900 4
196 N 20900 15900 21700 15900 4
197 N 21700 16200 21100 16200 4
198 N 21100 16200 21100 17400 4
199 N 20800 20000 20800 15600 4
200 N 20800 15600 21700 15600 4
201 N 23800 15900 24500 15900 4
203 T 25500 15800 5 10 1 1 0 0 1
206 N 23800 15600 24500 15600 4
208 T 25500 15500 5 10 1 1 0 0 1
211 C 24500 15800 1 0 0 opad-1.sym
213 T 24400 16000 5 10 1 1 0 0 1
216 C 24500 15500 1 0 0 opad-1.sym
218 T 24400 15700 5 10 1 1 0 0 1
221 T 19100 14600 5 10 1 0 0 0 1
222 module_name=VERILOG_TEST