2 L 300 200 300 800 3 0 0 0 -1 -1
5 L 300 800 700 800 3 0 0 0 -1 -1
6 T 500 900 5 10 0 0 0 0 1
8 T 500 1100 5 10 0 0 0 0 1
10 T 500 1300 5 10 0 0 0 0 1
12 T 500 1500 5 10 0 0 0 0 1
14 T 500 1700 5 10 0 0 0 0 1
16 T 500 1900 5 10 0 0 0 0 1
18 T 500 2100 5 10 0 0 0 0 1
20 L 300 200 700 200 3 0 0 0 -1 -1
21 A 700 500 300 270 180 3 0 0 0 -1 -1
22 T 1000 100 8 10 1 1 0 0 1
23 blah=This needs to be outside!
24 V 1050 500 50 6 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
25 P 1100 500 1300 500 1 0 1
27 T 1100 550 5 8 1 1 0 0 1
29 T 1100 450 5 8 0 1 0 2 1
31 T 950 500 9 8 0 1 0 6 1
33 T 950 500 5 8 0 1 0 8 1
38 T 200 350 5 8 1 1 0 6 1
40 T 200 250 5 8 0 1 0 8 1
42 T 350 300 9 8 0 1 0 0 1
44 T 350 300 5 8 0 1 0 2 1
49 T 200 750 5 8 1 1 0 6 1
51 T 200 650 5 8 0 1 0 8 1
53 T 350 700 9 8 0 1 0 0 1
55 T 350 700 5 8 0 1 0 2 1
58 T 300 900 8 10 1 1 0 0 1
60 T 500 2250 5 10 0 0 0 0 1
62 T 500 2450 5 10 0 0 0 0 1
63 description=4 NAND gates with 2 inputs
64 T 500 2850 5 10 0 0 0 0 1
66 T 500 3050 5 10 0 0 0 0 1
68 T 500 2650 5 10 0 0 0 0 1
69 documentation=http://www-s.ti.com/sc/ds/sn74hc00.pdf
70 T 1300 700 5 10 0 0 0 0 1
72 T 400 300 9 10 1 0 0 0 1