2 L 300 200 300 800 3 0 0 0 -1 -1
3 L 300 800 700 800 3 0 0 0 -1 -1
4 L 300 200 700 200 3 0 0 0 -1 -1
5 A 700 500 300 270 180 3 0 0 0 -1 -1
6 V 1050 500 50 6 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
7 P 1100 500 1300 500 1 0 1
9 T 1100 550 5 8 1 1 0 0 1
11 T 1100 450 5 8 0 1 0 2 1
13 T 950 500 9 8 0 1 0 6 1
15 T 950 500 5 8 0 1 0 8 1
20 T 200 350 5 8 1 1 0 6 1
22 T 200 250 5 8 0 1 0 8 1
24 T 350 300 9 8 0 1 0 0 1
26 T 350 300 5 8 0 1 0 2 1
31 T 200 750 5 8 1 1 0 6 1
33 T 200 650 5 8 0 1 0 8 1
35 T 350 700 9 8 0 1 0 0 1
37 T 350 700 5 8 0 1 0 2 1
40 T 300 1100 5 10 0 0 0 0 1
42 T 300 1300 5 10 0 0 0 0 1
44 T 300 1500 5 10 0 0 0 0 1
46 T 300 1700 5 10 0 0 0 0 1
48 T 300 1900 5 10 0 0 0 0 1
50 T 300 2100 5 10 0 0 0 0 1
52 T 300 2300 5 10 0 0 0 0 1
54 L 400 350 600 350 3 0 0 0 -1 -1
55 L 600 350 700 650 3 0 0 0 -1 -1
56 L 500 350 600 650 3 0 0 0 -1 -1
57 L 600 650 800 650 3 0 0 0 -1 -1
58 T 300 900 8 10 1 1 0 0 1
60 T 300 2500 5 10 0 0 0 0 1
62 T 300 2700 5 10 0 0 0 0 1
63 description=4 NAND gates with 2 Schmitt-trigger inputs
64 T 300 2900 5 10 0 0 0 0 1
66 T 300 3100 5 10 0 0 0 0 1
70 T 300 3300 5 10 0 0 0 0 1
71 documentation=http://www-s.ti.com/sc/ds/sn74hc132.pdf