4 * SH-4 specific TLB operations
6 * Copyright (C) 1999 Niibe Yutaka
7 * Copyright (C) 2002 - 2007 Paul Mundt
9 * Released under the terms of the GNU GPL v2.0.
11 #include <linux/kernel.h>
14 #include <asm/system.h>
15 #include <asm/mmu_context.h>
16 #include <asm/cacheflush.h>
18 void __update_tlb(struct vm_area_struct
*vma
, unsigned long address
, pte_t pte
)
20 unsigned long flags
, pteval
, vpn
;
23 * Handle debugger faulting in for debugee.
25 if (vma
&& current
->active_mm
!= vma
->vm_mm
)
28 local_irq_save(flags
);
30 /* Set PTEH register */
31 vpn
= (address
& MMU_VPN_MASK
) | get_asid();
32 ctrl_outl(vpn
, MMU_PTEH
);
36 /* Set PTEA register */
39 * For the extended mode TLB this is trivial, only the ESZ and
40 * EPR bits need to be written out to PTEA, with the remainder of
41 * the protection bits (with the exception of the compat-mode SZ
42 * and PR bits, which are cleared) being written out in PTEL.
44 ctrl_outl(pte
.pte_high
, MMU_PTEA
);
46 if (cpu_data
->flags
& CPU_HAS_PTEA
) {
47 /* The last 3 bits and the first one of pteval contains
48 * the PTEA timing control and space attribute bits
50 ctrl_outl(copy_ptea_attributes(pteval
), MMU_PTEA
);
54 /* Set PTEL register */
55 pteval
&= _PAGE_FLAGS_HARDWARE_MASK
; /* drop software flags */
56 #ifdef CONFIG_CACHE_WRITETHROUGH
59 /* conveniently, we want all the software flags to be 0 anyway */
60 ctrl_outl(pteval
, MMU_PTEL
);
63 asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
64 local_irq_restore(flags
);
67 void __uses_jump_to_uncached
local_flush_tlb_one(unsigned long asid
,
70 unsigned long addr
, data
;
73 * NOTE: PTEH.ASID should be set to this MM
74 * _AND_ we need to write ASID to the array.
76 * It would be simple if we didn't need to set PTEH.ASID...
78 addr
= MMU_UTLB_ADDRESS_ARRAY
| MMU_PAGE_ASSOC_BIT
;
79 data
= page
| asid
; /* VALID bit is off */
81 ctrl_outl(data
, addr
);