2 * Copyright (c) 2006, 2007, 2008 QLogic Corporation. All rights reserved.
3 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 #include <linux/spinlock.h>
35 #include <linux/idr.h>
36 #include <linux/pci.h>
38 #include <linux/delay.h>
39 #include <linux/netdevice.h>
40 #include <linux/vmalloc.h>
42 #include "ipath_kernel.h"
43 #include "ipath_verbs.h"
45 static void ipath_update_pio_bufs(struct ipath_devdata
*);
47 const char *ipath_get_unit_name(int unit
)
49 static char iname
[16];
50 snprintf(iname
, sizeof iname
, "infinipath%u", unit
);
54 #define DRIVER_LOAD_MSG "QLogic " IPATH_DRV_NAME " loaded: "
55 #define PFX IPATH_DRV_NAME ": "
58 * The size has to be longer than this string, so we can append
59 * board/chip information to it in the init code.
61 const char ib_ipath_version
[] = IPATH_IDSTR
"\n";
63 static struct idr unit_table
;
64 DEFINE_SPINLOCK(ipath_devs_lock
);
65 LIST_HEAD(ipath_dev_list
);
67 wait_queue_head_t ipath_state_wait
;
69 unsigned ipath_debug
= __IPATH_INFO
;
71 module_param_named(debug
, ipath_debug
, uint
, S_IWUSR
| S_IRUGO
);
72 MODULE_PARM_DESC(debug
, "mask for debug prints");
73 EXPORT_SYMBOL_GPL(ipath_debug
);
75 unsigned ipath_mtu4096
= 1; /* max 4KB IB mtu by default, if supported */
76 module_param_named(mtu4096
, ipath_mtu4096
, uint
, S_IRUGO
);
77 MODULE_PARM_DESC(mtu4096
, "enable MTU of 4096 bytes, if supported");
79 static unsigned ipath_hol_timeout_ms
= 13000;
80 module_param_named(hol_timeout_ms
, ipath_hol_timeout_ms
, uint
, S_IRUGO
);
81 MODULE_PARM_DESC(hol_timeout_ms
,
82 "duration of user app suspension after link failure");
84 unsigned ipath_linkrecovery
= 1;
85 module_param_named(linkrecovery
, ipath_linkrecovery
, uint
, S_IWUSR
| S_IRUGO
);
86 MODULE_PARM_DESC(linkrecovery
, "enable workaround for link recovery issue");
88 MODULE_LICENSE("GPL");
89 MODULE_AUTHOR("QLogic <support@qlogic.com>");
90 MODULE_DESCRIPTION("QLogic InfiniPath driver");
93 * Table to translate the LINKTRAININGSTATE portion of
94 * IBCStatus to a human-readable form.
96 const char *ipath_ibcstatus_str
[] = {
103 "LState6", /* unused */
104 "LState7", /* unused */
110 "CfgTxRevLane", /* unused before IBA7220 */
113 /* below were added for IBA7220 */
117 "CfgWaitCfgEnhanced",
122 "LTState18", "LTState19", "LTState1A", "LTState1B",
123 "LTState1C", "LTState1D", "LTState1E", "LTState1F"
126 static void __devexit
ipath_remove_one(struct pci_dev
*);
127 static int __devinit
ipath_init_one(struct pci_dev
*,
128 const struct pci_device_id
*);
130 /* Only needed for registration, nothing else needs this info */
131 #define PCI_VENDOR_ID_PATHSCALE 0x1fc1
132 #define PCI_VENDOR_ID_QLOGIC 0x1077
133 #define PCI_DEVICE_ID_INFINIPATH_HT 0xd
134 #define PCI_DEVICE_ID_INFINIPATH_PE800 0x10
135 #define PCI_DEVICE_ID_INFINIPATH_7220 0x7220
137 /* Number of seconds before our card status check... */
138 #define STATUS_TIMEOUT 60
140 static const struct pci_device_id ipath_pci_tbl
[] = {
141 { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE
, PCI_DEVICE_ID_INFINIPATH_HT
) },
142 { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE
, PCI_DEVICE_ID_INFINIPATH_PE800
) },
143 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_INFINIPATH_7220
) },
147 MODULE_DEVICE_TABLE(pci
, ipath_pci_tbl
);
149 static struct pci_driver ipath_driver
= {
150 .name
= IPATH_DRV_NAME
,
151 .probe
= ipath_init_one
,
152 .remove
= __devexit_p(ipath_remove_one
),
153 .id_table
= ipath_pci_tbl
,
155 .groups
= ipath_driver_attr_groups
,
159 static inline void read_bars(struct ipath_devdata
*dd
, struct pci_dev
*dev
,
160 u32
*bar0
, u32
*bar1
)
164 ret
= pci_read_config_dword(dev
, PCI_BASE_ADDRESS_0
, bar0
);
166 ipath_dev_err(dd
, "failed to read bar0 before enable: "
169 ret
= pci_read_config_dword(dev
, PCI_BASE_ADDRESS_1
, bar1
);
171 ipath_dev_err(dd
, "failed to read bar1 before enable: "
174 ipath_dbg("Read bar0 %x bar1 %x\n", *bar0
, *bar1
);
177 static void ipath_free_devdata(struct pci_dev
*pdev
,
178 struct ipath_devdata
*dd
)
182 pci_set_drvdata(pdev
, NULL
);
184 if (dd
->ipath_unit
!= -1) {
185 spin_lock_irqsave(&ipath_devs_lock
, flags
);
186 idr_remove(&unit_table
, dd
->ipath_unit
);
187 list_del(&dd
->ipath_list
);
188 spin_unlock_irqrestore(&ipath_devs_lock
, flags
);
193 static struct ipath_devdata
*ipath_alloc_devdata(struct pci_dev
*pdev
)
196 struct ipath_devdata
*dd
;
199 if (!idr_pre_get(&unit_table
, GFP_KERNEL
)) {
200 dd
= ERR_PTR(-ENOMEM
);
204 dd
= vmalloc(sizeof(*dd
));
206 dd
= ERR_PTR(-ENOMEM
);
209 memset(dd
, 0, sizeof(*dd
));
212 spin_lock_irqsave(&ipath_devs_lock
, flags
);
214 ret
= idr_get_new(&unit_table
, dd
, &dd
->ipath_unit
);
216 printk(KERN_ERR IPATH_DRV_NAME
217 ": Could not allocate unit ID: error %d\n", -ret
);
218 ipath_free_devdata(pdev
, dd
);
224 pci_set_drvdata(pdev
, dd
);
226 list_add(&dd
->ipath_list
, &ipath_dev_list
);
229 spin_unlock_irqrestore(&ipath_devs_lock
, flags
);
235 static inline struct ipath_devdata
*__ipath_lookup(int unit
)
237 return idr_find(&unit_table
, unit
);
240 struct ipath_devdata
*ipath_lookup(int unit
)
242 struct ipath_devdata
*dd
;
245 spin_lock_irqsave(&ipath_devs_lock
, flags
);
246 dd
= __ipath_lookup(unit
);
247 spin_unlock_irqrestore(&ipath_devs_lock
, flags
);
252 int ipath_count_units(int *npresentp
, int *nupp
, int *maxportsp
)
254 int nunits
, npresent
, nup
;
255 struct ipath_devdata
*dd
;
259 nunits
= npresent
= nup
= maxports
= 0;
261 spin_lock_irqsave(&ipath_devs_lock
, flags
);
263 list_for_each_entry(dd
, &ipath_dev_list
, ipath_list
) {
265 if ((dd
->ipath_flags
& IPATH_PRESENT
) && dd
->ipath_kregbase
)
268 !(dd
->ipath_flags
& (IPATH_DISABLED
| IPATH_LINKDOWN
271 if (dd
->ipath_cfgports
> maxports
)
272 maxports
= dd
->ipath_cfgports
;
275 spin_unlock_irqrestore(&ipath_devs_lock
, flags
);
278 *npresentp
= npresent
;
282 *maxportsp
= maxports
;
288 * These next two routines are placeholders in case we don't have per-arch
289 * code for controlling write combining. If explicit control of write
290 * combining is not available, performance will probably be awful.
293 int __attribute__((weak
)) ipath_enable_wc(struct ipath_devdata
*dd
)
298 void __attribute__((weak
)) ipath_disable_wc(struct ipath_devdata
*dd
)
303 * Perform a PIO buffer bandwidth write test, to verify proper system
304 * configuration. Even when all the setup calls work, occasionally
305 * BIOS or other issues can prevent write combining from working, or
306 * can cause other bandwidth problems to the chip.
308 * This test simply writes the same buffer over and over again, and
309 * measures close to the peak bandwidth to the chip (not testing
310 * data bandwidth to the wire). On chips that use an address-based
311 * trigger to send packets to the wire, this is easy. On chips that
312 * use a count to trigger, we want to make sure that the packet doesn't
313 * go out on the wire, or trigger flow control checks.
315 static void ipath_verify_pioperf(struct ipath_devdata
*dd
)
317 u32 pbnum
, cnt
, lcnt
;
322 piobuf
= ipath_getpiobuf(dd
, 0, &pbnum
);
324 dev_info(&dd
->pcidev
->dev
,
325 "No PIObufs for checking perf, skipping\n");
330 * Enough to give us a reasonable test, less than piobuf size, and
331 * likely multiple of store buffer length.
337 dev_info(&dd
->pcidev
->dev
,
338 "Couldn't get memory for checking PIO perf,"
343 preempt_disable(); /* we want reasonably accurate elapsed time */
344 msecs
= 1 + jiffies_to_msecs(jiffies
);
345 for (lcnt
= 0; lcnt
< 10000U; lcnt
++) {
346 /* wait until we cross msec boundary */
347 if (jiffies_to_msecs(jiffies
) >= msecs
)
352 ipath_disable_armlaunch(dd
);
355 * length 0, no dwords actually sent, and mark as VL15
356 * on chips where that may matter (due to IB flowcontrol)
358 if ((dd
->ipath_flags
& IPATH_HAS_PBC_CNT
))
359 writeq(1UL << 63, piobuf
);
365 * this is only roughly accurate, since even with preempt we
366 * still take interrupts that could take a while. Running for
367 * >= 5 msec seems to get us "close enough" to accurate values
369 msecs
= jiffies_to_msecs(jiffies
);
370 for (emsecs
= lcnt
= 0; emsecs
<= 5UL; lcnt
++) {
371 __iowrite32_copy(piobuf
+ 64, addr
, cnt
>> 2);
372 emsecs
= jiffies_to_msecs(jiffies
) - msecs
;
375 /* 1 GiB/sec, slightly over IB SDR line rate */
376 if (lcnt
< (emsecs
* 1024U))
378 "Performance problem: bandwidth to PIO buffers is "
380 lcnt
/ (u32
) emsecs
);
382 ipath_dbg("PIO buffer bandwidth %u MiB/sec is OK\n",
383 lcnt
/ (u32
) emsecs
);
390 /* disarm piobuf, so it's available again */
391 ipath_disarm_piobufs(dd
, pbnum
, 1);
392 ipath_enable_armlaunch(dd
);
395 static int __devinit
ipath_init_one(struct pci_dev
*pdev
,
396 const struct pci_device_id
*ent
)
399 struct ipath_devdata
*dd
;
400 unsigned long long addr
;
401 u32 bar0
= 0, bar1
= 0;
404 dd
= ipath_alloc_devdata(pdev
);
407 printk(KERN_ERR IPATH_DRV_NAME
408 ": Could not allocate devdata: error %d\n", -ret
);
412 ipath_cdbg(VERBOSE
, "initializing unit #%u\n", dd
->ipath_unit
);
414 ret
= pci_enable_device(pdev
);
416 /* This can happen iff:
418 * We did a chip reset, and then failed to reprogram the
419 * BAR, or the chip reset due to an internal error. We then
420 * unloaded the driver and reloaded it.
422 * Both reset cases set the BAR back to initial state. For
423 * the latter case, the AER sticky error bit at offset 0x718
424 * should be set, but the Linux kernel doesn't yet know
425 * about that, it appears. If the original BAR was retained
426 * in the kernel data structures, this may be OK.
428 ipath_dev_err(dd
, "enable unit %d failed: error %d\n",
429 dd
->ipath_unit
, -ret
);
432 addr
= pci_resource_start(pdev
, 0);
433 len
= pci_resource_len(pdev
, 0);
434 ipath_cdbg(VERBOSE
, "regbase (0) %llx len %d irq %d, vend %x/%x "
435 "driver_data %lx\n", addr
, len
, pdev
->irq
, ent
->vendor
,
436 ent
->device
, ent
->driver_data
);
438 read_bars(dd
, pdev
, &bar0
, &bar1
);
440 if (!bar1
&& !(bar0
& ~0xf)) {
442 dev_info(&pdev
->dev
, "BAR is 0 (probable RESET), "
443 "rewriting as %llx\n", addr
);
444 ret
= pci_write_config_dword(
445 pdev
, PCI_BASE_ADDRESS_0
, addr
);
447 ipath_dev_err(dd
, "rewrite of BAR0 "
448 "failed: err %d\n", -ret
);
451 ret
= pci_write_config_dword(
452 pdev
, PCI_BASE_ADDRESS_1
, addr
>> 32);
454 ipath_dev_err(dd
, "rewrite of BAR1 "
455 "failed: err %d\n", -ret
);
459 ipath_dev_err(dd
, "BAR is 0 (probable RESET), "
460 "not usable until reboot\n");
466 ret
= pci_request_regions(pdev
, IPATH_DRV_NAME
);
468 dev_info(&pdev
->dev
, "pci_request_regions unit %u fails: "
469 "err %d\n", dd
->ipath_unit
, -ret
);
473 ret
= pci_set_dma_mask(pdev
, DMA_64BIT_MASK
);
476 * if the 64 bit setup fails, try 32 bit. Some systems
477 * do not setup 64 bit maps on systems with 2GB or less
480 ret
= pci_set_dma_mask(pdev
, DMA_32BIT_MASK
);
483 "Unable to set DMA mask for unit %u: %d\n",
484 dd
->ipath_unit
, ret
);
488 ipath_dbg("No 64bit DMA mask, used 32 bit mask\n");
489 ret
= pci_set_consistent_dma_mask(pdev
, DMA_32BIT_MASK
);
492 "Unable to set DMA consistent mask "
494 dd
->ipath_unit
, ret
);
499 ret
= pci_set_consistent_dma_mask(pdev
, DMA_64BIT_MASK
);
502 "Unable to set DMA consistent mask "
504 dd
->ipath_unit
, ret
);
507 pci_set_master(pdev
);
510 * Save BARs to rewrite after device reset. Save all 64 bits of
513 dd
->ipath_pcibar0
= addr
;
514 dd
->ipath_pcibar1
= addr
>> 32;
515 dd
->ipath_deviceid
= ent
->device
; /* save for later use */
516 dd
->ipath_vendorid
= ent
->vendor
;
518 /* setup the chip-specific functions, as early as possible. */
519 switch (ent
->device
) {
520 case PCI_DEVICE_ID_INFINIPATH_HT
:
522 ipath_init_iba6110_funcs(dd
);
525 ipath_dev_err(dd
, "QLogic HT device 0x%x cannot work if "
526 "CONFIG_HT_IRQ is not enabled\n", ent
->device
);
529 case PCI_DEVICE_ID_INFINIPATH_PE800
:
530 #ifdef CONFIG_PCI_MSI
531 ipath_init_iba6120_funcs(dd
);
534 ipath_dev_err(dd
, "QLogic PCIE device 0x%x cannot work if "
535 "CONFIG_PCI_MSI is not enabled\n", ent
->device
);
538 case PCI_DEVICE_ID_INFINIPATH_7220
:
539 #ifndef CONFIG_PCI_MSI
540 ipath_dbg("CONFIG_PCI_MSI is not enabled, "
541 "using INTx for unit %u\n", dd
->ipath_unit
);
543 ipath_init_iba7220_funcs(dd
);
546 ipath_dev_err(dd
, "Found unknown QLogic deviceid 0x%x, "
547 "failing\n", ent
->device
);
551 for (j
= 0; j
< 6; j
++) {
552 if (!pdev
->resource
[j
].start
)
554 ipath_cdbg(VERBOSE
, "BAR %d start %llx, end %llx, len %llx\n",
555 j
, (unsigned long long)pdev
->resource
[j
].start
,
556 (unsigned long long)pdev
->resource
[j
].end
,
557 (unsigned long long)pci_resource_len(pdev
, j
));
561 ipath_dev_err(dd
, "No valid address in BAR 0!\n");
566 ret
= pci_read_config_byte(pdev
, PCI_REVISION_ID
, &rev
);
568 ipath_dev_err(dd
, "Failed to read PCI revision ID unit "
569 "%u: err %d\n", dd
->ipath_unit
, -ret
);
570 goto bail_regions
; /* shouldn't ever happen */
572 dd
->ipath_pcirev
= rev
;
574 #if defined(__powerpc__)
575 /* There isn't a generic way to specify writethrough mappings */
576 dd
->ipath_kregbase
= __ioremap(addr
, len
,
577 (_PAGE_NO_CACHE
|_PAGE_WRITETHRU
));
579 dd
->ipath_kregbase
= ioremap_nocache(addr
, len
);
582 if (!dd
->ipath_kregbase
) {
583 ipath_dbg("Unable to map io addr %llx to kvirt, failing\n",
588 dd
->ipath_kregend
= (u64 __iomem
*)
589 ((void __iomem
*)dd
->ipath_kregbase
+ len
);
590 dd
->ipath_physaddr
= addr
; /* used for io_remap, etc. */
592 ipath_cdbg(VERBOSE
, "mapped io addr %llx to kregbase %p\n",
593 addr
, dd
->ipath_kregbase
);
595 if (dd
->ipath_f_bus(dd
, pdev
))
596 ipath_dev_err(dd
, "Failed to setup config space; "
597 "continuing anyway\n");
600 * set up our interrupt handler; IRQF_SHARED probably not needed,
601 * since MSI interrupts shouldn't be shared but won't hurt for now.
602 * check 0 irq after we return from chip-specific bus setup, since
603 * that can affect this due to setup
606 ipath_dev_err(dd
, "irq is 0, BIOS error? Interrupts won't "
609 ret
= request_irq(dd
->ipath_irq
, ipath_intr
, IRQF_SHARED
,
612 ipath_dev_err(dd
, "Couldn't setup irq handler, "
613 "irq=%d: %d\n", dd
->ipath_irq
, ret
);
618 ret
= ipath_init_chip(dd
, 0); /* do the chip-specific init */
622 ret
= ipath_enable_wc(dd
);
625 ipath_dev_err(dd
, "Write combining not enabled "
626 "(err %d): performance may be poor\n",
631 ipath_verify_pioperf(dd
);
633 ipath_device_create_group(&pdev
->dev
, dd
);
634 ipathfs_add_device(dd
);
637 ipath_register_ib_device(dd
);
643 free_irq(pdev
->irq
, dd
);
646 iounmap((volatile void __iomem
*) dd
->ipath_kregbase
);
649 pci_release_regions(pdev
);
652 pci_disable_device(pdev
);
655 ipath_free_devdata(pdev
, dd
);
661 static void __devexit
cleanup_device(struct ipath_devdata
*dd
)
665 if (*dd
->ipath_statusp
& IPATH_STATUS_CHIP_PRESENT
) {
666 /* can't do anything more with chip; needs re-init */
667 *dd
->ipath_statusp
&= ~IPATH_STATUS_CHIP_PRESENT
;
668 if (dd
->ipath_kregbase
) {
670 * if we haven't already cleaned up before these are
671 * to ensure any register reads/writes "fail" until
674 dd
->ipath_kregbase
= NULL
;
675 dd
->ipath_uregbase
= 0;
676 dd
->ipath_sregbase
= 0;
677 dd
->ipath_cregbase
= 0;
678 dd
->ipath_kregsize
= 0;
680 ipath_disable_wc(dd
);
683 if (dd
->ipath_spectriggerhit
)
684 dev_info(&dd
->pcidev
->dev
, "%lu special trigger hits\n",
685 dd
->ipath_spectriggerhit
);
687 if (dd
->ipath_pioavailregs_dma
) {
688 dma_free_coherent(&dd
->pcidev
->dev
, PAGE_SIZE
,
689 (void *) dd
->ipath_pioavailregs_dma
,
690 dd
->ipath_pioavailregs_phys
);
691 dd
->ipath_pioavailregs_dma
= NULL
;
693 if (dd
->ipath_dummy_hdrq
) {
694 dma_free_coherent(&dd
->pcidev
->dev
,
695 dd
->ipath_pd
[0]->port_rcvhdrq_size
,
696 dd
->ipath_dummy_hdrq
, dd
->ipath_dummy_hdrq_phys
);
697 dd
->ipath_dummy_hdrq
= NULL
;
700 if (dd
->ipath_pageshadow
) {
701 struct page
**tmpp
= dd
->ipath_pageshadow
;
702 dma_addr_t
*tmpd
= dd
->ipath_physshadow
;
705 ipath_cdbg(VERBOSE
, "Unlocking any expTID pages still "
707 for (port
= 0; port
< dd
->ipath_cfgports
; port
++) {
708 int port_tidbase
= port
* dd
->ipath_rcvtidcnt
;
709 int maxtid
= port_tidbase
+ dd
->ipath_rcvtidcnt
;
710 for (i
= port_tidbase
; i
< maxtid
; i
++) {
713 pci_unmap_page(dd
->pcidev
, tmpd
[i
],
714 PAGE_SIZE
, PCI_DMA_FROMDEVICE
);
715 ipath_release_user_pages(&tmpp
[i
], 1);
721 ipath_stats
.sps_pageunlocks
+= cnt
;
722 ipath_cdbg(VERBOSE
, "There were still %u expTID "
723 "entries locked\n", cnt
);
725 if (ipath_stats
.sps_pagelocks
||
726 ipath_stats
.sps_pageunlocks
)
727 ipath_cdbg(VERBOSE
, "%llu pages locked, %llu "
728 "unlocked via ipath_m{un}lock\n",
730 ipath_stats
.sps_pagelocks
,
732 ipath_stats
.sps_pageunlocks
);
734 ipath_cdbg(VERBOSE
, "Free shadow page tid array at %p\n",
735 dd
->ipath_pageshadow
);
736 tmpp
= dd
->ipath_pageshadow
;
737 dd
->ipath_pageshadow
= NULL
;
740 dd
->ipath_egrtidbase
= NULL
;
744 * free any resources still in use (usually just kernel ports)
745 * at unload; we do for portcnt, not cfgports, because cfgports
746 * could have changed while we were loaded.
748 for (port
= 0; port
< dd
->ipath_portcnt
; port
++) {
749 struct ipath_portdata
*pd
= dd
->ipath_pd
[port
];
750 dd
->ipath_pd
[port
] = NULL
;
751 ipath_free_pddata(dd
, pd
);
755 * debuggability, in case some cleanup path tries to use it
761 static void __devexit
ipath_remove_one(struct pci_dev
*pdev
)
763 struct ipath_devdata
*dd
= pci_get_drvdata(pdev
);
765 ipath_cdbg(VERBOSE
, "removing, pdev=%p, dd=%p\n", pdev
, dd
);
768 * disable the IB link early, to be sure no new packets arrive, which
769 * complicates the shutdown process
771 ipath_shutdown_device(dd
);
773 flush_scheduled_work();
776 ipath_unregister_ib_device(dd
->verbs_dev
);
778 ipath_diag_remove(dd
);
779 ipath_user_remove(dd
);
780 ipathfs_remove_device(dd
);
781 ipath_device_remove_group(&pdev
->dev
, dd
);
783 ipath_cdbg(VERBOSE
, "Releasing pci memory regions, dd %p, "
784 "unit %u\n", dd
, (u32
) dd
->ipath_unit
);
789 * turn off rcv, send, and interrupts for all ports, all drivers
790 * should also hard reset the chip here?
791 * free up port 0 (kernel) rcvhdr, egr bufs, and eventually tid bufs
792 * for all versions of the driver, if they were allocated
795 ipath_cdbg(VERBOSE
, "unit %u free irq %d\n",
796 dd
->ipath_unit
, dd
->ipath_irq
);
797 dd
->ipath_f_free_irq(dd
);
799 ipath_dbg("irq is 0, not doing free_irq "
800 "for unit %u\n", dd
->ipath_unit
);
802 * we check for NULL here, because it's outside
803 * the kregbase check, and we need to call it
804 * after the free_irq. Thus it's possible that
805 * the function pointers were never initialized.
807 if (dd
->ipath_f_cleanup
)
808 /* clean up chip-specific stuff */
809 dd
->ipath_f_cleanup(dd
);
811 ipath_cdbg(VERBOSE
, "Unmapping kregbase %p\n", dd
->ipath_kregbase
);
812 iounmap((volatile void __iomem
*) dd
->ipath_kregbase
);
813 pci_release_regions(pdev
);
814 ipath_cdbg(VERBOSE
, "calling pci_disable_device\n");
815 pci_disable_device(pdev
);
817 ipath_free_devdata(pdev
, dd
);
820 /* general driver use */
821 DEFINE_MUTEX(ipath_mutex
);
823 static DEFINE_SPINLOCK(ipath_pioavail_lock
);
826 * ipath_disarm_piobufs - cancel a range of PIO buffers
827 * @dd: the infinipath device
828 * @first: the first PIO buffer to cancel
829 * @cnt: the number of PIO buffers to cancel
831 * cancel a range of PIO buffers, used when they might be armed, but
832 * not triggered. Used at init to ensure buffer state, and also user
833 * process close, in case it died while writing to a PIO buffer
836 void ipath_disarm_piobufs(struct ipath_devdata
*dd
, unsigned first
,
839 unsigned i
, last
= first
+ cnt
;
842 ipath_cdbg(PKT
, "disarm %u PIObufs first=%u\n", cnt
, first
);
843 for (i
= first
; i
< last
; i
++) {
844 spin_lock_irqsave(&dd
->ipath_sendctrl_lock
, flags
);
846 * The disarm-related bits are write-only, so it
847 * is ok to OR them in with our copy of sendctrl
848 * while we hold the lock.
850 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_sendctrl
,
851 dd
->ipath_sendctrl
| INFINIPATH_S_DISARM
|
852 (i
<< INFINIPATH_S_DISARMPIOBUF_SHIFT
));
853 /* can't disarm bufs back-to-back per iba7220 spec */
854 ipath_read_kreg64(dd
, dd
->ipath_kregs
->kr_scratch
);
855 spin_unlock_irqrestore(&dd
->ipath_sendctrl_lock
, flags
);
857 /* on some older chips, update may not happen after cancel */
858 ipath_force_pio_avail_update(dd
);
862 * ipath_wait_linkstate - wait for an IB link state change to occur
863 * @dd: the infinipath device
864 * @state: the state to wait for
865 * @msecs: the number of milliseconds to wait
867 * wait up to msecs milliseconds for IB link state change to occur for
868 * now, take the easy polling route. Currently used only by
869 * ipath_set_linkstate. Returns 0 if state reached, otherwise
870 * -ETIMEDOUT state can have multiple states set, for any of several
873 int ipath_wait_linkstate(struct ipath_devdata
*dd
, u32 state
, int msecs
)
875 dd
->ipath_state_wanted
= state
;
876 wait_event_interruptible_timeout(ipath_state_wait
,
877 (dd
->ipath_flags
& state
),
878 msecs_to_jiffies(msecs
));
879 dd
->ipath_state_wanted
= 0;
881 if (!(dd
->ipath_flags
& state
)) {
883 ipath_cdbg(VERBOSE
, "Didn't reach linkstate %s within %u"
885 /* test INIT ahead of DOWN, both can be set */
886 (state
& IPATH_LINKINIT
) ? "INIT" :
887 ((state
& IPATH_LINKDOWN
) ? "DOWN" :
888 ((state
& IPATH_LINKARMED
) ? "ARM" : "ACTIVE")),
890 val
= ipath_read_kreg64(dd
, dd
->ipath_kregs
->kr_ibcstatus
);
891 ipath_cdbg(VERBOSE
, "ibcc=%llx ibcstatus=%llx (%s)\n",
892 (unsigned long long) ipath_read_kreg64(
893 dd
, dd
->ipath_kregs
->kr_ibcctrl
),
894 (unsigned long long) val
,
895 ipath_ibcstatus_str
[val
& dd
->ibcs_lts_mask
]);
897 return (dd
->ipath_flags
& state
) ? 0 : -ETIMEDOUT
;
900 static void decode_sdma_errs(struct ipath_devdata
*dd
, ipath_err_t err
,
901 char *buf
, size_t blen
)
903 static const struct {
907 { INFINIPATH_E_SDMAGENMISMATCH
, "SDmaGenMismatch" },
908 { INFINIPATH_E_SDMAOUTOFBOUND
, "SDmaOutOfBound" },
909 { INFINIPATH_E_SDMATAILOUTOFBOUND
, "SDmaTailOutOfBound" },
910 { INFINIPATH_E_SDMABASE
, "SDmaBase" },
911 { INFINIPATH_E_SDMA1STDESC
, "SDma1stDesc" },
912 { INFINIPATH_E_SDMARPYTAG
, "SDmaRpyTag" },
913 { INFINIPATH_E_SDMADWEN
, "SDmaDwEn" },
914 { INFINIPATH_E_SDMAMISSINGDW
, "SDmaMissingDw" },
915 { INFINIPATH_E_SDMAUNEXPDATA
, "SDmaUnexpData" },
916 { INFINIPATH_E_SDMADESCADDRMISALIGN
, "SDmaDescAddrMisalign" },
917 { INFINIPATH_E_SENDBUFMISUSE
, "SendBufMisuse" },
918 { INFINIPATH_E_SDMADISABLED
, "SDmaDisabled" },
924 for (i
= 0; i
< ARRAY_SIZE(errs
); i
++) {
925 expected
= (errs
[i
].err
!= INFINIPATH_E_SDMADISABLED
) ? 0 :
926 test_bit(IPATH_SDMA_ABORTING
, &dd
->ipath_sdma_status
);
927 if ((err
& errs
[i
].err
) && !expected
)
928 bidx
+= snprintf(buf
+ bidx
, blen
- bidx
,
934 * Decode the error status into strings, deciding whether to always
935 * print * it or not depending on "normal packet errors" vs everything
936 * else. Return 1 if "real" errors, otherwise 0 if only packet
937 * errors, so caller can decide what to print with the string.
939 int ipath_decode_err(struct ipath_devdata
*dd
, char *buf
, size_t blen
,
944 if (err
& INFINIPATH_E_PKTERRS
) {
945 if (!(err
& ~INFINIPATH_E_PKTERRS
))
946 iserr
= 0; // if only packet errors.
947 if (ipath_debug
& __IPATH_ERRPKTDBG
) {
948 if (err
& INFINIPATH_E_REBP
)
949 strlcat(buf
, "EBP ", blen
);
950 if (err
& INFINIPATH_E_RVCRC
)
951 strlcat(buf
, "VCRC ", blen
);
952 if (err
& INFINIPATH_E_RICRC
) {
953 strlcat(buf
, "CRC ", blen
);
954 // clear for check below, so only once
955 err
&= INFINIPATH_E_RICRC
;
957 if (err
& INFINIPATH_E_RSHORTPKTLEN
)
958 strlcat(buf
, "rshortpktlen ", blen
);
959 if (err
& INFINIPATH_E_SDROPPEDDATAPKT
)
960 strlcat(buf
, "sdroppeddatapkt ", blen
);
961 if (err
& INFINIPATH_E_SPKTLEN
)
962 strlcat(buf
, "spktlen ", blen
);
964 if ((err
& INFINIPATH_E_RICRC
) &&
965 !(err
&(INFINIPATH_E_RVCRC
|INFINIPATH_E_REBP
)))
966 strlcat(buf
, "CRC ", blen
);
970 if (err
& INFINIPATH_E_RHDRLEN
)
971 strlcat(buf
, "rhdrlen ", blen
);
972 if (err
& INFINIPATH_E_RBADTID
)
973 strlcat(buf
, "rbadtid ", blen
);
974 if (err
& INFINIPATH_E_RBADVERSION
)
975 strlcat(buf
, "rbadversion ", blen
);
976 if (err
& INFINIPATH_E_RHDR
)
977 strlcat(buf
, "rhdr ", blen
);
978 if (err
& INFINIPATH_E_SENDSPECIALTRIGGER
)
979 strlcat(buf
, "sendspecialtrigger ", blen
);
980 if (err
& INFINIPATH_E_RLONGPKTLEN
)
981 strlcat(buf
, "rlongpktlen ", blen
);
982 if (err
& INFINIPATH_E_RMAXPKTLEN
)
983 strlcat(buf
, "rmaxpktlen ", blen
);
984 if (err
& INFINIPATH_E_RMINPKTLEN
)
985 strlcat(buf
, "rminpktlen ", blen
);
986 if (err
& INFINIPATH_E_SMINPKTLEN
)
987 strlcat(buf
, "sminpktlen ", blen
);
988 if (err
& INFINIPATH_E_RFORMATERR
)
989 strlcat(buf
, "rformaterr ", blen
);
990 if (err
& INFINIPATH_E_RUNSUPVL
)
991 strlcat(buf
, "runsupvl ", blen
);
992 if (err
& INFINIPATH_E_RUNEXPCHAR
)
993 strlcat(buf
, "runexpchar ", blen
);
994 if (err
& INFINIPATH_E_RIBFLOW
)
995 strlcat(buf
, "ribflow ", blen
);
996 if (err
& INFINIPATH_E_SUNDERRUN
)
997 strlcat(buf
, "sunderrun ", blen
);
998 if (err
& INFINIPATH_E_SPIOARMLAUNCH
)
999 strlcat(buf
, "spioarmlaunch ", blen
);
1000 if (err
& INFINIPATH_E_SUNEXPERRPKTNUM
)
1001 strlcat(buf
, "sunexperrpktnum ", blen
);
1002 if (err
& INFINIPATH_E_SDROPPEDSMPPKT
)
1003 strlcat(buf
, "sdroppedsmppkt ", blen
);
1004 if (err
& INFINIPATH_E_SMAXPKTLEN
)
1005 strlcat(buf
, "smaxpktlen ", blen
);
1006 if (err
& INFINIPATH_E_SUNSUPVL
)
1007 strlcat(buf
, "sunsupVL ", blen
);
1008 if (err
& INFINIPATH_E_INVALIDADDR
)
1009 strlcat(buf
, "invalidaddr ", blen
);
1010 if (err
& INFINIPATH_E_RRCVEGRFULL
)
1011 strlcat(buf
, "rcvegrfull ", blen
);
1012 if (err
& INFINIPATH_E_RRCVHDRFULL
)
1013 strlcat(buf
, "rcvhdrfull ", blen
);
1014 if (err
& INFINIPATH_E_IBSTATUSCHANGED
)
1015 strlcat(buf
, "ibcstatuschg ", blen
);
1016 if (err
& INFINIPATH_E_RIBLOSTLINK
)
1017 strlcat(buf
, "riblostlink ", blen
);
1018 if (err
& INFINIPATH_E_HARDWARE
)
1019 strlcat(buf
, "hardware ", blen
);
1020 if (err
& INFINIPATH_E_RESET
)
1021 strlcat(buf
, "reset ", blen
);
1022 if (err
& INFINIPATH_E_SDMAERRS
)
1023 decode_sdma_errs(dd
, err
, buf
, blen
);
1024 if (err
& INFINIPATH_E_INVALIDEEPCMD
)
1025 strlcat(buf
, "invalideepromcmd ", blen
);
1031 * get_rhf_errstring - decode RHF errors
1032 * @err: the err number
1033 * @msg: the output buffer
1034 * @len: the length of the output buffer
1036 * only used one place now, may want more later
1038 static void get_rhf_errstring(u32 err
, char *msg
, size_t len
)
1040 /* if no errors, and so don't need to check what's first */
1043 if (err
& INFINIPATH_RHF_H_ICRCERR
)
1044 strlcat(msg
, "icrcerr ", len
);
1045 if (err
& INFINIPATH_RHF_H_VCRCERR
)
1046 strlcat(msg
, "vcrcerr ", len
);
1047 if (err
& INFINIPATH_RHF_H_PARITYERR
)
1048 strlcat(msg
, "parityerr ", len
);
1049 if (err
& INFINIPATH_RHF_H_LENERR
)
1050 strlcat(msg
, "lenerr ", len
);
1051 if (err
& INFINIPATH_RHF_H_MTUERR
)
1052 strlcat(msg
, "mtuerr ", len
);
1053 if (err
& INFINIPATH_RHF_H_IHDRERR
)
1054 /* infinipath hdr checksum error */
1055 strlcat(msg
, "ipathhdrerr ", len
);
1056 if (err
& INFINIPATH_RHF_H_TIDERR
)
1057 strlcat(msg
, "tiderr ", len
);
1058 if (err
& INFINIPATH_RHF_H_MKERR
)
1059 /* bad port, offset, etc. */
1060 strlcat(msg
, "invalid ipathhdr ", len
);
1061 if (err
& INFINIPATH_RHF_H_IBERR
)
1062 strlcat(msg
, "iberr ", len
);
1063 if (err
& INFINIPATH_RHF_L_SWA
)
1064 strlcat(msg
, "swA ", len
);
1065 if (err
& INFINIPATH_RHF_L_SWB
)
1066 strlcat(msg
, "swB ", len
);
1070 * ipath_get_egrbuf - get an eager buffer
1071 * @dd: the infinipath device
1072 * @bufnum: the eager buffer to get
1074 * must only be called if ipath_pd[port] is known to be allocated
1076 static inline void *ipath_get_egrbuf(struct ipath_devdata
*dd
, u32 bufnum
)
1078 return dd
->ipath_port0_skbinfo
?
1079 (void *) dd
->ipath_port0_skbinfo
[bufnum
].skb
->data
: NULL
;
1083 * ipath_alloc_skb - allocate an skb and buffer with possible constraints
1084 * @dd: the infinipath device
1085 * @gfp_mask: the sk_buff SFP mask
1087 struct sk_buff
*ipath_alloc_skb(struct ipath_devdata
*dd
,
1090 struct sk_buff
*skb
;
1094 * Only fully supported way to handle this is to allocate lots
1095 * extra, align as needed, and then do skb_reserve(). That wastes
1096 * a lot of memory... I'll have to hack this into infinipath_copy
1101 * We need 2 extra bytes for ipath_ether data sent in the
1102 * key header. In order to keep everything dword aligned,
1103 * we'll reserve 4 bytes.
1105 len
= dd
->ipath_ibmaxlen
+ 4;
1107 if (dd
->ipath_flags
& IPATH_4BYTE_TID
) {
1108 /* We need a 2KB multiple alignment, and there is no way
1109 * to do it except to allocate extra and then skb_reserve
1110 * enough to bring it up to the right alignment.
1115 skb
= __dev_alloc_skb(len
, gfp_mask
);
1117 ipath_dev_err(dd
, "Failed to allocate skbuff, length %u\n",
1122 skb_reserve(skb
, 4);
1124 if (dd
->ipath_flags
& IPATH_4BYTE_TID
) {
1125 u32 una
= (unsigned long)skb
->data
& 2047;
1127 skb_reserve(skb
, 2048 - una
);
1134 static void ipath_rcv_hdrerr(struct ipath_devdata
*dd
,
1139 struct ipath_message_header
*hdr
)
1143 get_rhf_errstring(eflags
, emsg
, sizeof emsg
);
1144 ipath_cdbg(PKT
, "RHFerrs %x hdrqtail=%x typ=%u "
1145 "tlen=%x opcode=%x egridx=%x: %s\n",
1147 ipath_hdrget_rcv_type(rhf_addr
),
1148 ipath_hdrget_length_in_bytes(rhf_addr
),
1149 be32_to_cpu(hdr
->bth
[0]) >> 24,
1152 /* Count local link integrity errors. */
1153 if (eflags
& (INFINIPATH_RHF_H_ICRCERR
| INFINIPATH_RHF_H_VCRCERR
)) {
1154 u8 n
= (dd
->ipath_ibcctrl
>>
1155 INFINIPATH_IBCC_PHYERRTHRESHOLD_SHIFT
) &
1156 INFINIPATH_IBCC_PHYERRTHRESHOLD_MASK
;
1158 if (++dd
->ipath_lli_counter
> n
) {
1159 dd
->ipath_lli_counter
= 0;
1160 dd
->ipath_lli_errors
++;
1166 * ipath_kreceive - receive a packet
1167 * @pd: the infinipath port
1169 * called from interrupt handler for errors or receive interrupt
1171 void ipath_kreceive(struct ipath_portdata
*pd
)
1173 struct ipath_devdata
*dd
= pd
->port_dd
;
1176 const u32 rsize
= dd
->ipath_rcvhdrentsize
; /* words */
1177 const u32 maxcnt
= dd
->ipath_rcvhdrcnt
* rsize
; /* words */
1178 u32 etail
= -1, l
, hdrqtail
;
1179 struct ipath_message_header
*hdr
;
1180 u32 eflags
, i
, etype
, tlen
, pkttot
= 0, updegr
= 0, reloop
= 0;
1181 static u64 totcalls
; /* stats, may eventually remove */
1185 rhf_addr
= (__le32
*) pd
->port_rcvhdrq
+ l
+ dd
->ipath_rhf_offset
;
1186 if (dd
->ipath_flags
& IPATH_NODMA_RTAIL
) {
1187 u32 seq
= ipath_hdrget_seq(rhf_addr
);
1189 if (seq
!= pd
->port_seq_cnt
)
1193 hdrqtail
= ipath_get_rcvhdrtail(pd
);
1200 for (last
= 0, i
= 1; !last
; i
+= !last
) {
1201 hdr
= dd
->ipath_f_get_msgheader(dd
, rhf_addr
);
1202 eflags
= ipath_hdrget_err_flags(rhf_addr
);
1203 etype
= ipath_hdrget_rcv_type(rhf_addr
);
1205 tlen
= ipath_hdrget_length_in_bytes(rhf_addr
);
1207 if ((dd
->ipath_flags
& IPATH_NODMA_RTAIL
) ?
1208 ipath_hdrget_use_egr_buf(rhf_addr
) :
1209 (etype
!= RCVHQ_RCV_TYPE_EXPECTED
)) {
1211 * It turns out that the chip uses an eager buffer
1212 * for all non-expected packets, whether it "needs"
1213 * one or not. So always get the index, but don't
1214 * set ebuf (so we try to copy data) unless the
1215 * length requires it.
1217 etail
= ipath_hdrget_index(rhf_addr
);
1219 if (tlen
> sizeof(*hdr
) ||
1220 etype
== RCVHQ_RCV_TYPE_NON_KD
)
1221 ebuf
= ipath_get_egrbuf(dd
, etail
);
1225 * both tiderr and ipathhdrerr are set for all plain IB
1226 * packets; only ipathhdrerr should be set.
1229 if (etype
!= RCVHQ_RCV_TYPE_NON_KD
&&
1230 etype
!= RCVHQ_RCV_TYPE_ERROR
&&
1231 ipath_hdrget_ipath_ver(hdr
->iph
.ver_port_tid_offset
) !=
1233 ipath_cdbg(PKT
, "Bad InfiniPath protocol version "
1236 if (unlikely(eflags
))
1237 ipath_rcv_hdrerr(dd
, eflags
, l
, etail
, rhf_addr
, hdr
);
1238 else if (etype
== RCVHQ_RCV_TYPE_NON_KD
) {
1239 ipath_ib_rcv(dd
->verbs_dev
, (u32
*)hdr
, ebuf
, tlen
);
1240 if (dd
->ipath_lli_counter
)
1241 dd
->ipath_lli_counter
--;
1242 } else if (etype
== RCVHQ_RCV_TYPE_EAGER
) {
1243 u8 opcode
= be32_to_cpu(hdr
->bth
[0]) >> 24;
1244 u32 qp
= be32_to_cpu(hdr
->bth
[1]) & 0xffffff;
1245 ipath_cdbg(PKT
, "typ %x, opcode %x (eager, "
1246 "qp=%x), len %x; ignored\n",
1247 etype
, opcode
, qp
, tlen
);
1249 else if (etype
== RCVHQ_RCV_TYPE_EXPECTED
)
1250 ipath_dbg("Bug: Expected TID, opcode %x; ignored\n",
1251 be32_to_cpu(hdr
->bth
[0]) >> 24);
1254 * error packet, type of error unknown.
1255 * Probably type 3, but we don't know, so don't
1256 * even try to print the opcode, etc.
1257 * Usually caused by a "bad packet", that has no
1258 * BTH, when the LRH says it should.
1260 ipath_cdbg(ERRPKT
, "Error Pkt, but no eflags! egrbuf"
1261 " %x, len %x hdrq+%x rhf: %Lx\n",
1262 etail
, tlen
, l
, (unsigned long long)
1263 le64_to_cpu(*(__le64
*) rhf_addr
));
1264 if (ipath_debug
& __IPATH_ERRPKTDBG
) {
1265 u32 j
, *d
, dw
= rsize
-2;
1266 if (rsize
> (tlen
>>2))
1269 printk(KERN_DEBUG
"EPkt rcvhdr(%x dw):\n",
1271 for (j
= 0; j
< dw
; j
++)
1272 printk(KERN_DEBUG
"%8x%s", d
[j
],
1273 (j
%8) == 7 ? "\n" : " ");
1274 printk(KERN_DEBUG
".\n");
1280 rhf_addr
= (__le32
*) pd
->port_rcvhdrq
+
1281 l
+ dd
->ipath_rhf_offset
;
1282 if (dd
->ipath_flags
& IPATH_NODMA_RTAIL
) {
1283 u32 seq
= ipath_hdrget_seq(rhf_addr
);
1285 if (++pd
->port_seq_cnt
> 13)
1286 pd
->port_seq_cnt
= 1;
1287 if (seq
!= pd
->port_seq_cnt
)
1289 } else if (l
== hdrqtail
)
1292 * update head regs on last packet, and every 16 packets.
1293 * Reduce bus traffic, while still trying to prevent
1294 * rcvhdrq overflows, for when the queue is nearly full
1296 if (last
|| !(i
& 0xf)) {
1299 /* request IBA6120 and 7220 interrupt only on last */
1301 lval
|= dd
->ipath_rhdrhead_intr_off
;
1302 ipath_write_ureg(dd
, ur_rcvhdrhead
, lval
,
1305 ipath_write_ureg(dd
, ur_rcvegrindexhead
,
1306 etail
, pd
->port_port
);
1312 if (!dd
->ipath_rhdrhead_intr_off
&& !reloop
&&
1313 !(dd
->ipath_flags
& IPATH_NODMA_RTAIL
)) {
1314 /* IBA6110 workaround; we can have a race clearing chip
1315 * interrupt with another interrupt about to be delivered,
1316 * and can clear it before it is delivered on the GPIO
1317 * workaround. By doing the extra check here for the
1318 * in-memory tail register updating while we were doing
1319 * earlier packets, we "almost" guarantee we have covered
1322 u32 hqtail
= ipath_get_rcvhdrtail(pd
);
1323 if (hqtail
!= hdrqtail
) {
1325 reloop
= 1; /* loop 1 extra time at most */
1334 if (pkttot
> ipath_stats
.sps_maxpkts_call
)
1335 ipath_stats
.sps_maxpkts_call
= pkttot
;
1336 ipath_stats
.sps_port0pkts
+= pkttot
;
1337 ipath_stats
.sps_avgpkts_call
=
1338 ipath_stats
.sps_port0pkts
/ ++totcalls
;
1344 * ipath_update_pio_bufs - update shadow copy of the PIO availability map
1345 * @dd: the infinipath device
1347 * called whenever our local copy indicates we have run out of send buffers
1348 * NOTE: This can be called from interrupt context by some code
1349 * and from non-interrupt context by ipath_getpiobuf().
1352 static void ipath_update_pio_bufs(struct ipath_devdata
*dd
)
1354 unsigned long flags
;
1356 const unsigned piobregs
= (unsigned)dd
->ipath_pioavregs
;
1358 /* If the generation (check) bits have changed, then we update the
1359 * busy bit for the corresponding PIO buffer. This algorithm will
1360 * modify positions to the value they already have in some cases
1361 * (i.e., no change), but it's faster than changing only the bits
1362 * that have changed.
1364 * We would like to do this atomicly, to avoid spinlocks in the
1365 * critical send path, but that's not really possible, given the
1366 * type of changes, and that this routine could be called on
1367 * multiple cpu's simultaneously, so we lock in this routine only,
1368 * to avoid conflicting updates; all we change is the shadow, and
1369 * it's a single 64 bit memory location, so by definition the update
1370 * is atomic in terms of what other cpu's can see in testing the
1371 * bits. The spin_lock overhead isn't too bad, since it only
1372 * happens when all buffers are in use, so only cpu overhead, not
1373 * latency or bandwidth is affected.
1375 if (!dd
->ipath_pioavailregs_dma
) {
1376 ipath_dbg("Update shadow pioavail, but regs_dma NULL!\n");
1379 if (ipath_debug
& __IPATH_VERBDBG
) {
1380 /* only if packet debug and verbose */
1381 volatile __le64
*dma
= dd
->ipath_pioavailregs_dma
;
1382 unsigned long *shadow
= dd
->ipath_pioavailshadow
;
1384 ipath_cdbg(PKT
, "Refill avail, dma0=%llx shad0=%lx, "
1385 "d1=%llx s1=%lx, d2=%llx s2=%lx, d3=%llx "
1387 (unsigned long long) le64_to_cpu(dma
[0]),
1389 (unsigned long long) le64_to_cpu(dma
[1]),
1391 (unsigned long long) le64_to_cpu(dma
[2]),
1393 (unsigned long long) le64_to_cpu(dma
[3]),
1397 PKT
, "2nd group, dma4=%llx shad4=%lx, "
1398 "d5=%llx s5=%lx, d6=%llx s6=%lx, "
1400 (unsigned long long) le64_to_cpu(dma
[4]),
1402 (unsigned long long) le64_to_cpu(dma
[5]),
1404 (unsigned long long) le64_to_cpu(dma
[6]),
1406 (unsigned long long) le64_to_cpu(dma
[7]),
1409 spin_lock_irqsave(&ipath_pioavail_lock
, flags
);
1410 for (i
= 0; i
< piobregs
; i
++) {
1411 u64 pchbusy
, pchg
, piov
, pnew
;
1413 * Chip Errata: bug 6641; even and odd qwords>3 are swapped
1415 if (i
> 3 && (dd
->ipath_flags
& IPATH_SWAP_PIOBUFS
))
1416 piov
= le64_to_cpu(dd
->ipath_pioavailregs_dma
[i
^ 1]);
1418 piov
= le64_to_cpu(dd
->ipath_pioavailregs_dma
[i
]);
1419 pchg
= dd
->ipath_pioavailkernel
[i
] &
1420 ~(dd
->ipath_pioavailshadow
[i
] ^ piov
);
1421 pchbusy
= pchg
<< INFINIPATH_SENDPIOAVAIL_BUSY_SHIFT
;
1422 if (pchg
&& (pchbusy
& dd
->ipath_pioavailshadow
[i
])) {
1423 pnew
= dd
->ipath_pioavailshadow
[i
] & ~pchbusy
;
1424 pnew
|= piov
& pchbusy
;
1425 dd
->ipath_pioavailshadow
[i
] = pnew
;
1428 spin_unlock_irqrestore(&ipath_pioavail_lock
, flags
);
1432 * used to force update of pioavailshadow if we can't get a pio buffer.
1433 * Needed primarily due to exitting freeze mode after recovering
1434 * from errors. Done lazily, because it's safer (known to not
1435 * be writing pio buffers).
1437 static void ipath_reset_availshadow(struct ipath_devdata
*dd
)
1440 unsigned long flags
;
1442 spin_lock_irqsave(&ipath_pioavail_lock
, flags
);
1443 for (i
= 0; i
< dd
->ipath_pioavregs
; i
++) {
1445 /* deal with 6110 chip bug on high register #s */
1446 im
= (i
> 3 && (dd
->ipath_flags
& IPATH_SWAP_PIOBUFS
)) ?
1448 val
= le64_to_cpu(dd
->ipath_pioavailregs_dma
[im
]);
1450 * busy out the buffers not in the kernel avail list,
1451 * without changing the generation bits.
1453 oldval
= dd
->ipath_pioavailshadow
[i
];
1454 dd
->ipath_pioavailshadow
[i
] = val
|
1455 ((~dd
->ipath_pioavailkernel
[i
] <<
1456 INFINIPATH_SENDPIOAVAIL_BUSY_SHIFT
) &
1457 0xaaaaaaaaaaaaaaaaULL
); /* All BUSY bits in qword */
1458 if (oldval
!= dd
->ipath_pioavailshadow
[i
])
1459 ipath_dbg("shadow[%d] was %Lx, now %lx\n",
1460 i
, (unsigned long long) oldval
,
1461 dd
->ipath_pioavailshadow
[i
]);
1463 spin_unlock_irqrestore(&ipath_pioavail_lock
, flags
);
1467 * ipath_setrcvhdrsize - set the receive header size
1468 * @dd: the infinipath device
1469 * @rhdrsize: the receive header size
1471 * called from user init code, and also layered driver init
1473 int ipath_setrcvhdrsize(struct ipath_devdata
*dd
, unsigned rhdrsize
)
1477 if (dd
->ipath_flags
& IPATH_RCVHDRSZ_SET
) {
1478 if (dd
->ipath_rcvhdrsize
!= rhdrsize
) {
1479 dev_info(&dd
->pcidev
->dev
,
1480 "Error: can't set protocol header "
1481 "size %u, already %u\n",
1482 rhdrsize
, dd
->ipath_rcvhdrsize
);
1485 ipath_cdbg(VERBOSE
, "Reuse same protocol header "
1486 "size %u\n", dd
->ipath_rcvhdrsize
);
1487 } else if (rhdrsize
> (dd
->ipath_rcvhdrentsize
-
1488 (sizeof(u64
) / sizeof(u32
)))) {
1489 ipath_dbg("Error: can't set protocol header size %u "
1490 "(> max %u)\n", rhdrsize
,
1491 dd
->ipath_rcvhdrentsize
-
1492 (u32
) (sizeof(u64
) / sizeof(u32
)));
1495 dd
->ipath_flags
|= IPATH_RCVHDRSZ_SET
;
1496 dd
->ipath_rcvhdrsize
= rhdrsize
;
1497 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_rcvhdrsize
,
1498 dd
->ipath_rcvhdrsize
);
1499 ipath_cdbg(VERBOSE
, "Set protocol header size to %u\n",
1500 dd
->ipath_rcvhdrsize
);
1506 * debugging code and stats updates if no pio buffers available.
1508 static noinline
void no_pio_bufs(struct ipath_devdata
*dd
)
1510 unsigned long *shadow
= dd
->ipath_pioavailshadow
;
1511 __le64
*dma
= (__le64
*)dd
->ipath_pioavailregs_dma
;
1513 dd
->ipath_upd_pio_shadow
= 1;
1516 * not atomic, but if we lose a stat count in a while, that's OK
1518 ipath_stats
.sps_nopiobufs
++;
1519 if (!(++dd
->ipath_consec_nopiobuf
% 100000)) {
1520 ipath_force_pio_avail_update(dd
); /* at start */
1521 ipath_dbg("%u tries no piobufavail ts%lx; dmacopy: "
1522 "%llx %llx %llx %llx\n"
1523 "ipath shadow: %lx %lx %lx %lx\n",
1524 dd
->ipath_consec_nopiobuf
,
1525 (unsigned long)get_cycles(),
1526 (unsigned long long) le64_to_cpu(dma
[0]),
1527 (unsigned long long) le64_to_cpu(dma
[1]),
1528 (unsigned long long) le64_to_cpu(dma
[2]),
1529 (unsigned long long) le64_to_cpu(dma
[3]),
1530 shadow
[0], shadow
[1], shadow
[2], shadow
[3]);
1532 * 4 buffers per byte, 4 registers above, cover rest
1535 if ((dd
->ipath_piobcnt2k
+ dd
->ipath_piobcnt4k
) >
1536 (sizeof(shadow
[0]) * 4 * 4))
1537 ipath_dbg("2nd group: dmacopy: "
1538 "%llx %llx %llx %llx\n"
1539 "ipath shadow: %lx %lx %lx %lx\n",
1540 (unsigned long long)le64_to_cpu(dma
[4]),
1541 (unsigned long long)le64_to_cpu(dma
[5]),
1542 (unsigned long long)le64_to_cpu(dma
[6]),
1543 (unsigned long long)le64_to_cpu(dma
[7]),
1544 shadow
[4], shadow
[5], shadow
[6], shadow
[7]);
1546 /* at end, so update likely happened */
1547 ipath_reset_availshadow(dd
);
1552 * common code for normal driver pio buffer allocation, and reserved
1555 * do appropriate marking as busy, etc.
1556 * returns buffer number if one found (>=0), negative number is error.
1558 static u32 __iomem
*ipath_getpiobuf_range(struct ipath_devdata
*dd
,
1559 u32
*pbufnum
, u32 first
, u32 last
, u32 firsti
)
1561 int i
, j
, updated
= 0;
1563 unsigned long flags
;
1564 unsigned long *shadow
= dd
->ipath_pioavailshadow
;
1567 piobcnt
= last
- first
;
1568 if (dd
->ipath_upd_pio_shadow
) {
1570 * Minor optimization. If we had no buffers on last call,
1571 * start out by doing the update; continue and do scan even
1572 * if no buffers were updated, to be paranoid
1574 ipath_update_pio_bufs(dd
);
1581 * while test_and_set_bit() is atomic, we do that and then the
1582 * change_bit(), and the pair is not. See if this is the cause
1583 * of the remaining armlaunch errors.
1585 spin_lock_irqsave(&ipath_pioavail_lock
, flags
);
1586 for (j
= 0; j
< piobcnt
; j
++, i
++) {
1589 if (__test_and_set_bit((2 * i
) + 1, shadow
))
1591 /* flip generation bit */
1592 __change_bit(2 * i
, shadow
);
1595 spin_unlock_irqrestore(&ipath_pioavail_lock
, flags
);
1600 * first time through; shadow exhausted, but may be
1601 * buffers available, try an update and then rescan.
1603 ipath_update_pio_bufs(dd
);
1607 } else if (updated
== 1 && piobcnt
<=
1608 ((dd
->ipath_sendctrl
1609 >> INFINIPATH_S_UPDTHRESH_SHIFT
) &
1610 INFINIPATH_S_UPDTHRESH_MASK
)) {
1612 * for chips supporting and using the update
1613 * threshold we need to force an update of the
1614 * in-memory copy if the count is less than the
1615 * thershold, then check one more time.
1617 ipath_force_pio_avail_update(dd
);
1618 ipath_update_pio_bufs(dd
);
1627 if (i
< dd
->ipath_piobcnt2k
)
1628 buf
= (u32 __iomem
*) (dd
->ipath_pio2kbase
+
1629 i
* dd
->ipath_palign
);
1631 buf
= (u32 __iomem
*)
1632 (dd
->ipath_pio4kbase
+
1633 (i
- dd
->ipath_piobcnt2k
) * dd
->ipath_4kalign
);
1642 * ipath_getpiobuf - find an available pio buffer
1643 * @dd: the infinipath device
1644 * @plen: the size of the PIO buffer needed in 32-bit words
1645 * @pbufnum: the buffer number is placed here
1647 u32 __iomem
*ipath_getpiobuf(struct ipath_devdata
*dd
, u32 plen
, u32
*pbufnum
)
1653 if (plen
+ 1 >= IPATH_SMALLBUF_DWORDS
) {
1654 first
= dd
->ipath_piobcnt2k
;
1655 lasti
= dd
->ipath_lastpioindexl
;
1658 lasti
= dd
->ipath_lastpioindex
;
1660 nbufs
= dd
->ipath_piobcnt2k
+ dd
->ipath_piobcnt4k
;
1661 buf
= ipath_getpiobuf_range(dd
, &pnum
, first
, nbufs
, lasti
);
1665 * Set next starting place. It's just an optimization,
1666 * it doesn't matter who wins on this, so no locking
1668 if (plen
+ 1 >= IPATH_SMALLBUF_DWORDS
)
1669 dd
->ipath_lastpioindexl
= pnum
+ 1;
1671 dd
->ipath_lastpioindex
= pnum
+ 1;
1672 if (dd
->ipath_upd_pio_shadow
)
1673 dd
->ipath_upd_pio_shadow
= 0;
1674 if (dd
->ipath_consec_nopiobuf
)
1675 dd
->ipath_consec_nopiobuf
= 0;
1676 ipath_cdbg(VERBOSE
, "Return piobuf%u %uk @ %p\n",
1677 pnum
, (pnum
< dd
->ipath_piobcnt2k
) ? 2 : 4, buf
);
1686 * ipath_chg_pioavailkernel - change which send buffers are available for kernel
1687 * @dd: the infinipath device
1688 * @start: the starting send buffer number
1689 * @len: the number of send buffers
1690 * @avail: true if the buffers are available for kernel use, false otherwise
1692 void ipath_chg_pioavailkernel(struct ipath_devdata
*dd
, unsigned start
,
1693 unsigned len
, int avail
)
1695 unsigned long flags
;
1696 unsigned end
, cnt
= 0, next
;
1698 /* There are two bits per send buffer (busy and generation) */
1700 end
= start
+ len
* 2;
1702 spin_lock_irqsave(&ipath_pioavail_lock
, flags
);
1703 /* Set or clear the busy bit in the shadow. */
1704 while (start
< end
) {
1709 * the BUSY bit will never be set, because we disarm
1710 * the user buffers before we hand them back to the
1711 * kernel. We do have to make sure the generation
1712 * bit is set correctly in shadow, since it could
1713 * have changed many times while allocated to user.
1714 * We can't use the bitmap functions on the full
1715 * dma array because it is always little-endian, so
1716 * we have to flip to host-order first.
1717 * BITS_PER_LONG is slightly wrong, since it's
1718 * always 64 bits per register in chip...
1719 * We only work on 64 bit kernels, so that's OK.
1721 /* deal with 6110 chip bug on high register #s */
1722 i
= start
/ BITS_PER_LONG
;
1723 im
= (i
> 3 && (dd
->ipath_flags
& IPATH_SWAP_PIOBUFS
)) ?
1725 __clear_bit(INFINIPATH_SENDPIOAVAIL_BUSY_SHIFT
1726 + start
, dd
->ipath_pioavailshadow
);
1727 dma
= (unsigned long) le64_to_cpu(
1728 dd
->ipath_pioavailregs_dma
[im
]);
1729 if (test_bit((INFINIPATH_SENDPIOAVAIL_CHECK_SHIFT
1730 + start
) % BITS_PER_LONG
, &dma
))
1731 __set_bit(INFINIPATH_SENDPIOAVAIL_CHECK_SHIFT
1732 + start
, dd
->ipath_pioavailshadow
);
1734 __clear_bit(INFINIPATH_SENDPIOAVAIL_CHECK_SHIFT
1735 + start
, dd
->ipath_pioavailshadow
);
1736 __set_bit(start
, dd
->ipath_pioavailkernel
);
1738 __set_bit(start
+ INFINIPATH_SENDPIOAVAIL_BUSY_SHIFT
,
1739 dd
->ipath_pioavailshadow
);
1740 __clear_bit(start
, dd
->ipath_pioavailkernel
);
1745 if (dd
->ipath_pioupd_thresh
) {
1746 end
= 2 * (dd
->ipath_piobcnt2k
+ dd
->ipath_piobcnt4k
);
1747 next
= find_first_bit(dd
->ipath_pioavailkernel
, end
);
1748 while (next
< end
) {
1750 next
= find_next_bit(dd
->ipath_pioavailkernel
, end
,
1754 spin_unlock_irqrestore(&ipath_pioavail_lock
, flags
);
1757 * When moving buffers from kernel to user, if number assigned to
1758 * the user is less than the pio update threshold, and threshold
1759 * is supported (cnt was computed > 0), drop the update threshold
1760 * so we update at least once per allocated number of buffers.
1761 * In any case, if the kernel buffers are less than the threshold,
1762 * drop the threshold. We don't bother increasing it, having once
1763 * decreased it, since it would typically just cycle back and forth.
1764 * If we don't decrease below buffers in use, we can wait a long
1765 * time for an update, until some other context uses PIO buffers.
1767 if (!avail
&& len
< cnt
)
1769 if (cnt
< dd
->ipath_pioupd_thresh
) {
1770 dd
->ipath_pioupd_thresh
= cnt
;
1771 ipath_dbg("Decreased pio update threshold to %u\n",
1772 dd
->ipath_pioupd_thresh
);
1773 spin_lock_irqsave(&dd
->ipath_sendctrl_lock
, flags
);
1774 dd
->ipath_sendctrl
&= ~(INFINIPATH_S_UPDTHRESH_MASK
1775 << INFINIPATH_S_UPDTHRESH_SHIFT
);
1776 dd
->ipath_sendctrl
|= dd
->ipath_pioupd_thresh
1777 << INFINIPATH_S_UPDTHRESH_SHIFT
;
1778 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_sendctrl
,
1779 dd
->ipath_sendctrl
);
1780 spin_unlock_irqrestore(&dd
->ipath_sendctrl_lock
, flags
);
1785 * ipath_create_rcvhdrq - create a receive header queue
1786 * @dd: the infinipath device
1787 * @pd: the port data
1789 * this must be contiguous memory (from an i/o perspective), and must be
1790 * DMA'able (which means for some systems, it will go through an IOMMU,
1791 * or be forced into a low address range).
1793 int ipath_create_rcvhdrq(struct ipath_devdata
*dd
,
1794 struct ipath_portdata
*pd
)
1798 if (!pd
->port_rcvhdrq
) {
1799 dma_addr_t phys_hdrqtail
;
1800 gfp_t gfp_flags
= GFP_USER
| __GFP_COMP
;
1801 int amt
= ALIGN(dd
->ipath_rcvhdrcnt
* dd
->ipath_rcvhdrentsize
*
1802 sizeof(u32
), PAGE_SIZE
);
1804 pd
->port_rcvhdrq
= dma_alloc_coherent(
1805 &dd
->pcidev
->dev
, amt
, &pd
->port_rcvhdrq_phys
,
1808 if (!pd
->port_rcvhdrq
) {
1809 ipath_dev_err(dd
, "attempt to allocate %d bytes "
1810 "for port %u rcvhdrq failed\n",
1811 amt
, pd
->port_port
);
1816 if (!(dd
->ipath_flags
& IPATH_NODMA_RTAIL
)) {
1817 pd
->port_rcvhdrtail_kvaddr
= dma_alloc_coherent(
1818 &dd
->pcidev
->dev
, PAGE_SIZE
, &phys_hdrqtail
,
1820 if (!pd
->port_rcvhdrtail_kvaddr
) {
1821 ipath_dev_err(dd
, "attempt to allocate 1 page "
1822 "for port %u rcvhdrqtailaddr "
1823 "failed\n", pd
->port_port
);
1825 dma_free_coherent(&dd
->pcidev
->dev
, amt
,
1827 pd
->port_rcvhdrq_phys
);
1828 pd
->port_rcvhdrq
= NULL
;
1831 pd
->port_rcvhdrqtailaddr_phys
= phys_hdrqtail
;
1832 ipath_cdbg(VERBOSE
, "port %d hdrtailaddr, %llx "
1833 "physical\n", pd
->port_port
,
1834 (unsigned long long) phys_hdrqtail
);
1837 pd
->port_rcvhdrq_size
= amt
;
1839 ipath_cdbg(VERBOSE
, "%d pages at %p (phys %lx) size=%lu "
1840 "for port %u rcvhdr Q\n",
1841 amt
>> PAGE_SHIFT
, pd
->port_rcvhdrq
,
1842 (unsigned long) pd
->port_rcvhdrq_phys
,
1843 (unsigned long) pd
->port_rcvhdrq_size
,
1847 ipath_cdbg(VERBOSE
, "reuse port %d rcvhdrq @%p %llx phys; "
1848 "hdrtailaddr@%p %llx physical\n",
1849 pd
->port_port
, pd
->port_rcvhdrq
,
1850 (unsigned long long) pd
->port_rcvhdrq_phys
,
1851 pd
->port_rcvhdrtail_kvaddr
, (unsigned long long)
1852 pd
->port_rcvhdrqtailaddr_phys
);
1854 /* clear for security and sanity on each use */
1855 memset(pd
->port_rcvhdrq
, 0, pd
->port_rcvhdrq_size
);
1856 if (pd
->port_rcvhdrtail_kvaddr
)
1857 memset(pd
->port_rcvhdrtail_kvaddr
, 0, PAGE_SIZE
);
1860 * tell chip each time we init it, even if we are re-using previous
1861 * memory (we zero the register at process close)
1863 ipath_write_kreg_port(dd
, dd
->ipath_kregs
->kr_rcvhdrtailaddr
,
1864 pd
->port_port
, pd
->port_rcvhdrqtailaddr_phys
);
1865 ipath_write_kreg_port(dd
, dd
->ipath_kregs
->kr_rcvhdraddr
,
1866 pd
->port_port
, pd
->port_rcvhdrq_phys
);
1874 * Flush all sends that might be in the ready to send state, as well as any
1875 * that are in the process of being sent. Used whenever we need to be
1876 * sure the send side is idle. Cleans up all buffer state by canceling
1877 * all pio buffers, and issuing an abort, which cleans up anything in the
1878 * launch fifo. The cancel is superfluous on some chip versions, but
1879 * it's safer to always do it.
1880 * PIOAvail bits are updated by the chip as if normal send had happened.
1882 void ipath_cancel_sends(struct ipath_devdata
*dd
, int restore_sendctrl
)
1884 unsigned long flags
;
1886 if (dd
->ipath_flags
& IPATH_IB_AUTONEG_INPROG
) {
1887 ipath_cdbg(VERBOSE
, "Ignore while in autonegotiation\n");
1891 * If we have SDMA, and it's not disabled, we have to kick off the
1892 * abort state machine, provided we aren't already aborting.
1893 * If we are in the process of aborting SDMA (!DISABLED, but ABORTING),
1894 * we skip the rest of this routine. It is already "in progress"
1896 if (dd
->ipath_flags
& IPATH_HAS_SEND_DMA
) {
1898 unsigned long *statp
= &dd
->ipath_sdma_status
;
1900 spin_lock_irqsave(&dd
->ipath_sdma_lock
, flags
);
1902 test_and_set_bit(IPATH_SDMA_ABORTING
, statp
)
1903 && !test_bit(IPATH_SDMA_DISABLED
, statp
);
1904 spin_unlock_irqrestore(&dd
->ipath_sdma_lock
, flags
);
1909 ipath_dbg("Cancelling all in-progress send buffers\n");
1911 /* skip armlaunch errs for a while */
1912 dd
->ipath_lastcancel
= jiffies
+ HZ
/ 2;
1915 * The abort bit is auto-clearing. We also don't want pioavail
1916 * update happening during this, and we don't want any other
1917 * sends going out, so turn those off for the duration. We read
1918 * the scratch register to be sure that cancels and the abort
1919 * have taken effect in the chip. Otherwise two parts are same
1920 * as ipath_force_pio_avail_update()
1922 spin_lock_irqsave(&dd
->ipath_sendctrl_lock
, flags
);
1923 dd
->ipath_sendctrl
&= ~(INFINIPATH_S_PIOBUFAVAILUPD
1924 | INFINIPATH_S_PIOENABLE
);
1925 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_sendctrl
,
1926 dd
->ipath_sendctrl
| INFINIPATH_S_ABORT
);
1927 ipath_read_kreg64(dd
, dd
->ipath_kregs
->kr_scratch
);
1928 spin_unlock_irqrestore(&dd
->ipath_sendctrl_lock
, flags
);
1930 /* disarm all send buffers */
1931 ipath_disarm_piobufs(dd
, 0,
1932 dd
->ipath_piobcnt2k
+ dd
->ipath_piobcnt4k
);
1934 if (dd
->ipath_flags
& IPATH_HAS_SEND_DMA
)
1935 set_bit(IPATH_SDMA_DISARMED
, &dd
->ipath_sdma_status
);
1937 if (restore_sendctrl
) {
1938 /* else done by caller later if needed */
1939 spin_lock_irqsave(&dd
->ipath_sendctrl_lock
, flags
);
1940 dd
->ipath_sendctrl
|= INFINIPATH_S_PIOBUFAVAILUPD
|
1941 INFINIPATH_S_PIOENABLE
;
1942 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_sendctrl
,
1943 dd
->ipath_sendctrl
);
1944 /* and again, be sure all have hit the chip */
1945 ipath_read_kreg64(dd
, dd
->ipath_kregs
->kr_scratch
);
1946 spin_unlock_irqrestore(&dd
->ipath_sendctrl_lock
, flags
);
1949 if ((dd
->ipath_flags
& IPATH_HAS_SEND_DMA
) &&
1950 !test_bit(IPATH_SDMA_DISABLED
, &dd
->ipath_sdma_status
) &&
1951 test_bit(IPATH_SDMA_RUNNING
, &dd
->ipath_sdma_status
)) {
1952 spin_lock_irqsave(&dd
->ipath_sdma_lock
, flags
);
1953 /* only wait so long for intr */
1954 dd
->ipath_sdma_abort_intr_timeout
= jiffies
+ HZ
;
1955 dd
->ipath_sdma_reset_wait
= 200;
1956 if (!test_bit(IPATH_SDMA_SHUTDOWN
, &dd
->ipath_sdma_status
))
1957 tasklet_hi_schedule(&dd
->ipath_sdma_abort_task
);
1958 spin_unlock_irqrestore(&dd
->ipath_sdma_lock
, flags
);
1964 * Force an update of in-memory copy of the pioavail registers, when
1965 * needed for any of a variety of reasons. We read the scratch register
1966 * to make it highly likely that the update will have happened by the
1967 * time we return. If already off (as in cancel_sends above), this
1968 * routine is a nop, on the assumption that the caller will "do the
1971 void ipath_force_pio_avail_update(struct ipath_devdata
*dd
)
1973 unsigned long flags
;
1975 spin_lock_irqsave(&dd
->ipath_sendctrl_lock
, flags
);
1976 if (dd
->ipath_sendctrl
& INFINIPATH_S_PIOBUFAVAILUPD
) {
1977 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_sendctrl
,
1978 dd
->ipath_sendctrl
& ~INFINIPATH_S_PIOBUFAVAILUPD
);
1979 ipath_read_kreg64(dd
, dd
->ipath_kregs
->kr_scratch
);
1980 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_sendctrl
,
1981 dd
->ipath_sendctrl
);
1982 ipath_read_kreg64(dd
, dd
->ipath_kregs
->kr_scratch
);
1984 spin_unlock_irqrestore(&dd
->ipath_sendctrl_lock
, flags
);
1987 static void ipath_set_ib_lstate(struct ipath_devdata
*dd
, int linkcmd
,
1991 static const char *what
[4] = {
1993 [INFINIPATH_IBCC_LINKCMD_DOWN
] = "DOWN",
1994 [INFINIPATH_IBCC_LINKCMD_ARMED
] = "ARMED",
1995 [INFINIPATH_IBCC_LINKCMD_ACTIVE
] = "ACTIVE"
1998 if (linitcmd
== INFINIPATH_IBCC_LINKINITCMD_DISABLE
) {
2000 * If we are told to disable, note that so link-recovery
2001 * code does not attempt to bring us back up.
2004 dd
->ipath_flags
|= IPATH_IB_LINK_DISABLED
;
2006 } else if (linitcmd
) {
2008 * Any other linkinitcmd will lead to LINKDOWN and then
2009 * to INIT (if all is well), so clear flag to let
2010 * link-recovery code attempt to bring us back up.
2013 dd
->ipath_flags
&= ~IPATH_IB_LINK_DISABLED
;
2017 mod_wd
= (linkcmd
<< dd
->ibcc_lc_shift
) |
2018 (linitcmd
<< INFINIPATH_IBCC_LINKINITCMD_SHIFT
);
2020 "Moving unit %u to %s (initcmd=0x%x), current ltstate is %s\n",
2021 dd
->ipath_unit
, what
[linkcmd
], linitcmd
,
2022 ipath_ibcstatus_str
[ipath_ib_linktrstate(dd
,
2023 ipath_read_kreg64(dd
, dd
->ipath_kregs
->kr_ibcstatus
))]);
2025 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_ibcctrl
,
2026 dd
->ipath_ibcctrl
| mod_wd
);
2027 /* read from chip so write is flushed */
2028 (void) ipath_read_kreg64(dd
, dd
->ipath_kregs
->kr_ibcstatus
);
2031 int ipath_set_linkstate(struct ipath_devdata
*dd
, u8 newstate
)
2037 case IPATH_IB_LINKDOWN_ONLY
:
2038 ipath_set_ib_lstate(dd
, INFINIPATH_IBCC_LINKCMD_DOWN
, 0);
2043 case IPATH_IB_LINKDOWN
:
2044 ipath_set_ib_lstate(dd
, INFINIPATH_IBCC_LINKCMD_DOWN
,
2045 INFINIPATH_IBCC_LINKINITCMD_POLL
);
2050 case IPATH_IB_LINKDOWN_SLEEP
:
2051 ipath_set_ib_lstate(dd
, INFINIPATH_IBCC_LINKCMD_DOWN
,
2052 INFINIPATH_IBCC_LINKINITCMD_SLEEP
);
2057 case IPATH_IB_LINKDOWN_DISABLE
:
2058 ipath_set_ib_lstate(dd
, INFINIPATH_IBCC_LINKCMD_DOWN
,
2059 INFINIPATH_IBCC_LINKINITCMD_DISABLE
);
2064 case IPATH_IB_LINKARM
:
2065 if (dd
->ipath_flags
& IPATH_LINKARMED
) {
2069 if (!(dd
->ipath_flags
&
2070 (IPATH_LINKINIT
| IPATH_LINKACTIVE
))) {
2074 ipath_set_ib_lstate(dd
, INFINIPATH_IBCC_LINKCMD_ARMED
, 0);
2077 * Since the port can transition to ACTIVE by receiving
2078 * a non VL 15 packet, wait for either state.
2080 lstate
= IPATH_LINKARMED
| IPATH_LINKACTIVE
;
2083 case IPATH_IB_LINKACTIVE
:
2084 if (dd
->ipath_flags
& IPATH_LINKACTIVE
) {
2088 if (!(dd
->ipath_flags
& IPATH_LINKARMED
)) {
2092 ipath_set_ib_lstate(dd
, INFINIPATH_IBCC_LINKCMD_ACTIVE
, 0);
2093 lstate
= IPATH_LINKACTIVE
;
2096 case IPATH_IB_LINK_LOOPBACK
:
2097 dev_info(&dd
->pcidev
->dev
, "Enabling IB local loopback\n");
2098 dd
->ipath_ibcctrl
|= INFINIPATH_IBCC_LOOPBACK
;
2099 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_ibcctrl
,
2102 /* turn heartbeat off, as it causes loopback to fail */
2103 dd
->ipath_f_set_ib_cfg(dd
, IPATH_IB_CFG_HRTBT
,
2104 IPATH_IB_HRTBT_OFF
);
2109 case IPATH_IB_LINK_EXTERNAL
:
2110 dev_info(&dd
->pcidev
->dev
,
2111 "Disabling IB local loopback (normal)\n");
2112 dd
->ipath_f_set_ib_cfg(dd
, IPATH_IB_CFG_HRTBT
,
2114 dd
->ipath_ibcctrl
&= ~INFINIPATH_IBCC_LOOPBACK
;
2115 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_ibcctrl
,
2122 * Heartbeat can be explicitly enabled by the user via
2123 * "hrtbt_enable" "file", and if disabled, trying to enable here
2124 * will have no effect. Implicit changes (heartbeat off when
2125 * loopback on, and vice versa) are included to ease testing.
2127 case IPATH_IB_LINK_HRTBT
:
2128 ret
= dd
->ipath_f_set_ib_cfg(dd
, IPATH_IB_CFG_HRTBT
,
2132 case IPATH_IB_LINK_NO_HRTBT
:
2133 ret
= dd
->ipath_f_set_ib_cfg(dd
, IPATH_IB_CFG_HRTBT
,
2134 IPATH_IB_HRTBT_OFF
);
2138 ipath_dbg("Invalid linkstate 0x%x requested\n", newstate
);
2142 ret
= ipath_wait_linkstate(dd
, lstate
, 2000);
2149 * ipath_set_mtu - set the MTU
2150 * @dd: the infinipath device
2153 * we can handle "any" incoming size, the issue here is whether we
2154 * need to restrict our outgoing size. For now, we don't do any
2155 * sanity checking on this, and we don't deal with what happens to
2156 * programs that are already running when the size changes.
2157 * NOTE: changing the MTU will usually cause the IBC to go back to
2158 * link INIT state...
2160 int ipath_set_mtu(struct ipath_devdata
*dd
, u16 arg
)
2167 * mtu is IB data payload max. It's the largest power of 2 less
2168 * than piosize (or even larger, since it only really controls the
2169 * largest we can receive; we can send the max of the mtu and
2170 * piosize). We check that it's one of the valid IB sizes.
2172 if (arg
!= 256 && arg
!= 512 && arg
!= 1024 && arg
!= 2048 &&
2173 (arg
!= 4096 || !ipath_mtu4096
)) {
2174 ipath_dbg("Trying to set invalid mtu %u, failing\n", arg
);
2178 if (dd
->ipath_ibmtu
== arg
) {
2179 ret
= 0; /* same as current */
2183 piosize
= dd
->ipath_ibmaxlen
;
2184 dd
->ipath_ibmtu
= arg
;
2186 if (arg
>= (piosize
- IPATH_PIO_MAXIBHDR
)) {
2187 /* Only if it's not the initial value (or reset to it) */
2188 if (piosize
!= dd
->ipath_init_ibmaxlen
) {
2189 if (arg
> piosize
&& arg
<= dd
->ipath_init_ibmaxlen
)
2190 piosize
= dd
->ipath_init_ibmaxlen
;
2191 dd
->ipath_ibmaxlen
= piosize
;
2194 } else if ((arg
+ IPATH_PIO_MAXIBHDR
) != dd
->ipath_ibmaxlen
) {
2195 piosize
= arg
+ IPATH_PIO_MAXIBHDR
;
2196 ipath_cdbg(VERBOSE
, "ibmaxlen was 0x%x, setting to 0x%x "
2197 "(mtu 0x%x)\n", dd
->ipath_ibmaxlen
, piosize
,
2199 dd
->ipath_ibmaxlen
= piosize
;
2204 u64 ibc
= dd
->ipath_ibcctrl
, ibdw
;
2206 * update our housekeeping variables, and set IBC max
2207 * size, same as init code; max IBC is max we allow in
2208 * buffer, less the qword pbc, plus 1 for ICRC, in dwords
2210 dd
->ipath_ibmaxlen
= piosize
- 2 * sizeof(u32
);
2211 ibdw
= (dd
->ipath_ibmaxlen
>> 2) + 1;
2212 ibc
&= ~(INFINIPATH_IBCC_MAXPKTLEN_MASK
<<
2213 dd
->ibcc_mpl_shift
);
2214 ibc
|= ibdw
<< dd
->ibcc_mpl_shift
;
2215 dd
->ipath_ibcctrl
= ibc
;
2216 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_ibcctrl
,
2218 dd
->ipath_f_tidtemplate(dd
);
2227 int ipath_set_lid(struct ipath_devdata
*dd
, u32 lid
, u8 lmc
)
2229 dd
->ipath_lid
= lid
;
2230 dd
->ipath_lmc
= lmc
;
2232 dd
->ipath_f_set_ib_cfg(dd
, IPATH_IB_CFG_LIDLMC
, lid
|
2233 (~((1U << lmc
) - 1)) << 16);
2235 dev_info(&dd
->pcidev
->dev
, "We got a lid: 0x%x\n", lid
);
2242 * ipath_write_kreg_port - write a device's per-port 64-bit kernel register
2243 * @dd: the infinipath device
2244 * @regno: the register number to write
2245 * @port: the port containing the register
2246 * @value: the value to write
2248 * Registers that vary with the chip implementation constants (port)
2251 void ipath_write_kreg_port(const struct ipath_devdata
*dd
, ipath_kreg regno
,
2252 unsigned port
, u64 value
)
2256 if (port
< dd
->ipath_portcnt
&&
2257 (regno
== dd
->ipath_kregs
->kr_rcvhdraddr
||
2258 regno
== dd
->ipath_kregs
->kr_rcvhdrtailaddr
))
2259 where
= regno
+ port
;
2263 ipath_write_kreg(dd
, where
, value
);
2267 * Following deal with the "obviously simple" task of overriding the state
2268 * of the LEDS, which normally indicate link physical and logical status.
2269 * The complications arise in dealing with different hardware mappings
2270 * and the board-dependent routine being called from interrupts.
2271 * and then there's the requirement to _flash_ them.
2273 #define LED_OVER_FREQ_SHIFT 8
2274 #define LED_OVER_FREQ_MASK (0xFF<<LED_OVER_FREQ_SHIFT)
2275 /* Below is "non-zero" to force override, but both actual LEDs are off */
2276 #define LED_OVER_BOTH_OFF (8)
2278 static void ipath_run_led_override(unsigned long opaque
)
2280 struct ipath_devdata
*dd
= (struct ipath_devdata
*)opaque
;
2283 u64 lstate
, ltstate
, val
;
2285 if (!(dd
->ipath_flags
& IPATH_INITTED
))
2288 pidx
= dd
->ipath_led_override_phase
++ & 1;
2289 dd
->ipath_led_override
= dd
->ipath_led_override_vals
[pidx
];
2290 timeoff
= dd
->ipath_led_override_timeoff
;
2293 * below potentially restores the LED values per current status,
2294 * should also possibly setup the traffic-blink register,
2295 * but leave that to per-chip functions.
2297 val
= ipath_read_kreg64(dd
, dd
->ipath_kregs
->kr_ibcstatus
);
2298 ltstate
= ipath_ib_linktrstate(dd
, val
);
2299 lstate
= ipath_ib_linkstate(dd
, val
);
2301 dd
->ipath_f_setextled(dd
, lstate
, ltstate
);
2302 mod_timer(&dd
->ipath_led_override_timer
, jiffies
+ timeoff
);
2305 void ipath_set_led_override(struct ipath_devdata
*dd
, unsigned int val
)
2309 if (!(dd
->ipath_flags
& IPATH_INITTED
))
2312 /* First check if we are blinking. If not, use 1HZ polling */
2314 freq
= (val
& LED_OVER_FREQ_MASK
) >> LED_OVER_FREQ_SHIFT
;
2317 /* For blink, set each phase from one nybble of val */
2318 dd
->ipath_led_override_vals
[0] = val
& 0xF;
2319 dd
->ipath_led_override_vals
[1] = (val
>> 4) & 0xF;
2320 timeoff
= (HZ
<< 4)/freq
;
2322 /* Non-blink set both phases the same. */
2323 dd
->ipath_led_override_vals
[0] = val
& 0xF;
2324 dd
->ipath_led_override_vals
[1] = val
& 0xF;
2326 dd
->ipath_led_override_timeoff
= timeoff
;
2329 * If the timer has not already been started, do so. Use a "quick"
2330 * timeout so the function will be called soon, to look at our request.
2332 if (atomic_inc_return(&dd
->ipath_led_override_timer_active
) == 1) {
2333 /* Need to start timer */
2334 init_timer(&dd
->ipath_led_override_timer
);
2335 dd
->ipath_led_override_timer
.function
=
2336 ipath_run_led_override
;
2337 dd
->ipath_led_override_timer
.data
= (unsigned long) dd
;
2338 dd
->ipath_led_override_timer
.expires
= jiffies
+ 1;
2339 add_timer(&dd
->ipath_led_override_timer
);
2341 atomic_dec(&dd
->ipath_led_override_timer_active
);
2345 * ipath_shutdown_device - shut down a device
2346 * @dd: the infinipath device
2348 * This is called to make the device quiet when we are about to
2349 * unload the driver, and also when the device is administratively
2350 * disabled. It does not free any data structures.
2351 * Everything it does has to be setup again by ipath_init_chip(dd,1)
2353 void ipath_shutdown_device(struct ipath_devdata
*dd
)
2355 unsigned long flags
;
2357 ipath_dbg("Shutting down the device\n");
2359 ipath_hol_up(dd
); /* make sure user processes aren't suspended */
2361 dd
->ipath_flags
|= IPATH_LINKUNK
;
2362 dd
->ipath_flags
&= ~(IPATH_INITTED
| IPATH_LINKDOWN
|
2363 IPATH_LINKINIT
| IPATH_LINKARMED
|
2365 *dd
->ipath_statusp
&= ~(IPATH_STATUS_IB_CONF
|
2366 IPATH_STATUS_IB_READY
);
2368 /* mask interrupts, but not errors */
2369 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_intmask
, 0ULL);
2371 dd
->ipath_rcvctrl
= 0;
2372 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_rcvctrl
,
2375 if (dd
->ipath_flags
& IPATH_HAS_SEND_DMA
)
2379 * gracefully stop all sends allowing any in progress to trickle out
2382 spin_lock_irqsave(&dd
->ipath_sendctrl_lock
, flags
);
2383 dd
->ipath_sendctrl
= 0;
2384 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_sendctrl
, dd
->ipath_sendctrl
);
2386 ipath_read_kreg64(dd
, dd
->ipath_kregs
->kr_scratch
);
2387 spin_unlock_irqrestore(&dd
->ipath_sendctrl_lock
, flags
);
2390 * enough for anything that's going to trickle out to have actually
2395 dd
->ipath_f_setextled(dd
, 0, 0); /* make sure LEDs are off */
2397 ipath_set_ib_lstate(dd
, 0, INFINIPATH_IBCC_LINKINITCMD_DISABLE
);
2398 ipath_cancel_sends(dd
, 0);
2401 * we are shutting down, so tell components that care. We don't do
2402 * this on just a link state change, much like ethernet, a cable
2403 * unplug, etc. doesn't change driver state
2405 signal_ib_event(dd
, IB_EVENT_PORT_ERR
);
2408 dd
->ipath_control
&= ~INFINIPATH_C_LINKENABLE
;
2409 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_control
,
2410 dd
->ipath_control
| INFINIPATH_C_FREEZEMODE
);
2413 * clear SerdesEnable and turn the leds off; do this here because
2414 * we are unloading, so don't count on interrupts to move along
2415 * Turn the LEDs off explictly for the same reason.
2417 dd
->ipath_f_quiet_serdes(dd
);
2419 /* stop all the timers that might still be running */
2420 del_timer_sync(&dd
->ipath_hol_timer
);
2421 if (dd
->ipath_stats_timer_active
) {
2422 del_timer_sync(&dd
->ipath_stats_timer
);
2423 dd
->ipath_stats_timer_active
= 0;
2425 if (dd
->ipath_intrchk_timer
.data
) {
2426 del_timer_sync(&dd
->ipath_intrchk_timer
);
2427 dd
->ipath_intrchk_timer
.data
= 0;
2429 if (atomic_read(&dd
->ipath_led_override_timer_active
)) {
2430 del_timer_sync(&dd
->ipath_led_override_timer
);
2431 atomic_set(&dd
->ipath_led_override_timer_active
, 0);
2435 * clear all interrupts and errors, so that the next time the driver
2436 * is loaded or device is enabled, we know that whatever is set
2437 * happened while we were unloaded
2439 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_hwerrclear
,
2440 ~0ULL & ~INFINIPATH_HWE_MEMBISTFAILED
);
2441 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_errorclear
, -1LL);
2442 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_intclear
, -1LL);
2444 ipath_cdbg(VERBOSE
, "Flush time and errors to EEPROM\n");
2445 ipath_update_eeprom_log(dd
);
2449 * ipath_free_pddata - free a port's allocated data
2450 * @dd: the infinipath device
2451 * @pd: the portdata structure
2453 * free up any allocated data for a port
2454 * This should not touch anything that would affect a simultaneous
2455 * re-allocation of port data, because it is called after ipath_mutex
2456 * is released (and can be called from reinit as well).
2457 * It should never change any chip state, or global driver state.
2458 * (The only exception to global state is freeing the port0 port0_skbs.)
2460 void ipath_free_pddata(struct ipath_devdata
*dd
, struct ipath_portdata
*pd
)
2465 if (pd
->port_rcvhdrq
) {
2466 ipath_cdbg(VERBOSE
, "free closed port %d rcvhdrq @ %p "
2467 "(size=%lu)\n", pd
->port_port
, pd
->port_rcvhdrq
,
2468 (unsigned long) pd
->port_rcvhdrq_size
);
2469 dma_free_coherent(&dd
->pcidev
->dev
, pd
->port_rcvhdrq_size
,
2470 pd
->port_rcvhdrq
, pd
->port_rcvhdrq_phys
);
2471 pd
->port_rcvhdrq
= NULL
;
2472 if (pd
->port_rcvhdrtail_kvaddr
) {
2473 dma_free_coherent(&dd
->pcidev
->dev
, PAGE_SIZE
,
2474 pd
->port_rcvhdrtail_kvaddr
,
2475 pd
->port_rcvhdrqtailaddr_phys
);
2476 pd
->port_rcvhdrtail_kvaddr
= NULL
;
2479 if (pd
->port_port
&& pd
->port_rcvegrbuf
) {
2482 for (e
= 0; e
< pd
->port_rcvegrbuf_chunks
; e
++) {
2483 void *base
= pd
->port_rcvegrbuf
[e
];
2484 size_t size
= pd
->port_rcvegrbuf_size
;
2486 ipath_cdbg(VERBOSE
, "egrbuf free(%p, %lu), "
2487 "chunk %u/%u\n", base
,
2488 (unsigned long) size
,
2489 e
, pd
->port_rcvegrbuf_chunks
);
2490 dma_free_coherent(&dd
->pcidev
->dev
, size
,
2491 base
, pd
->port_rcvegrbuf_phys
[e
]);
2493 kfree(pd
->port_rcvegrbuf
);
2494 pd
->port_rcvegrbuf
= NULL
;
2495 kfree(pd
->port_rcvegrbuf_phys
);
2496 pd
->port_rcvegrbuf_phys
= NULL
;
2497 pd
->port_rcvegrbuf_chunks
= 0;
2498 } else if (pd
->port_port
== 0 && dd
->ipath_port0_skbinfo
) {
2500 struct ipath_skbinfo
*skbinfo
= dd
->ipath_port0_skbinfo
;
2502 dd
->ipath_port0_skbinfo
= NULL
;
2503 ipath_cdbg(VERBOSE
, "free closed port %d "
2504 "ipath_port0_skbinfo @ %p\n", pd
->port_port
,
2506 for (e
= 0; e
< dd
->ipath_p0_rcvegrcnt
; e
++)
2507 if (skbinfo
[e
].skb
) {
2508 pci_unmap_single(dd
->pcidev
, skbinfo
[e
].phys
,
2510 PCI_DMA_FROMDEVICE
);
2511 dev_kfree_skb(skbinfo
[e
].skb
);
2515 kfree(pd
->port_tid_pg_list
);
2516 vfree(pd
->subport_uregbase
);
2517 vfree(pd
->subport_rcvegrbuf
);
2518 vfree(pd
->subport_rcvhdr_base
);
2522 static int __init
infinipath_init(void)
2526 if (ipath_debug
& __IPATH_DBG
)
2527 printk(KERN_INFO DRIVER_LOAD_MSG
"%s", ib_ipath_version
);
2530 * These must be called before the driver is registered with
2531 * the PCI subsystem.
2533 idr_init(&unit_table
);
2534 if (!idr_pre_get(&unit_table
, GFP_KERNEL
)) {
2535 printk(KERN_ERR IPATH_DRV_NAME
": idr_pre_get() failed\n");
2540 ret
= pci_register_driver(&ipath_driver
);
2542 printk(KERN_ERR IPATH_DRV_NAME
2543 ": Unable to register driver: error %d\n", -ret
);
2547 ret
= ipath_init_ipathfs();
2549 printk(KERN_ERR IPATH_DRV_NAME
": Unable to create "
2550 "ipathfs: error %d\n", -ret
);
2557 pci_unregister_driver(&ipath_driver
);
2560 idr_destroy(&unit_table
);
2566 static void __exit
infinipath_cleanup(void)
2568 ipath_exit_ipathfs();
2570 ipath_cdbg(VERBOSE
, "Unregistering pci driver\n");
2571 pci_unregister_driver(&ipath_driver
);
2573 idr_destroy(&unit_table
);
2577 * ipath_reset_device - reset the chip if possible
2578 * @unit: the device to reset
2580 * Whether or not reset is successful, we attempt to re-initialize the chip
2581 * (that is, much like a driver unload/reload). We clear the INITTED flag
2582 * so that the various entry points will fail until we reinitialize. For
2583 * now, we only allow this if no user ports are open that use chip resources
2585 int ipath_reset_device(int unit
)
2588 struct ipath_devdata
*dd
= ipath_lookup(unit
);
2595 if (atomic_read(&dd
->ipath_led_override_timer_active
)) {
2596 /* Need to stop LED timer, _then_ shut off LEDs */
2597 del_timer_sync(&dd
->ipath_led_override_timer
);
2598 atomic_set(&dd
->ipath_led_override_timer_active
, 0);
2601 /* Shut off LEDs after we are sure timer is not running */
2602 dd
->ipath_led_override
= LED_OVER_BOTH_OFF
;
2603 dd
->ipath_f_setextled(dd
, 0, 0);
2605 dev_info(&dd
->pcidev
->dev
, "Reset on unit %u requested\n", unit
);
2607 if (!dd
->ipath_kregbase
|| !(dd
->ipath_flags
& IPATH_PRESENT
)) {
2608 dev_info(&dd
->pcidev
->dev
, "Invalid unit number %u or "
2609 "not initialized or not present\n", unit
);
2615 for (i
= 1; i
< dd
->ipath_cfgports
; i
++) {
2616 if (dd
->ipath_pd
[i
] && dd
->ipath_pd
[i
]->port_cnt
) {
2617 ipath_dbg("unit %u port %d is in use "
2618 "(PID %u cmd %s), can't reset\n",
2620 pid_nr(dd
->ipath_pd
[i
]->port_pid
),
2621 dd
->ipath_pd
[i
]->port_comm
);
2627 if (dd
->ipath_flags
& IPATH_HAS_SEND_DMA
)
2630 dd
->ipath_flags
&= ~IPATH_INITTED
;
2631 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_intmask
, 0ULL);
2632 ret
= dd
->ipath_f_reset(dd
);
2634 ipath_dbg("Reinitializing unit %u after reset attempt\n",
2636 ret
= ipath_init_chip(dd
, 1);
2640 ipath_dev_err(dd
, "Reinitialize unit %u after "
2641 "reset failed with %d\n", unit
, ret
);
2643 dev_info(&dd
->pcidev
->dev
, "Reinitialized unit %u after "
2644 "resetting\n", unit
);
2651 * send a signal to all the processes that have the driver open
2652 * through the normal interfaces (i.e., everything other than diags
2653 * interface). Returns number of signalled processes.
2655 static int ipath_signal_procs(struct ipath_devdata
*dd
, int sig
)
2657 int i
, sub
, any
= 0;
2662 for (i
= 1; i
< dd
->ipath_cfgports
; i
++) {
2663 if (!dd
->ipath_pd
[i
] || !dd
->ipath_pd
[i
]->port_cnt
)
2665 pid
= dd
->ipath_pd
[i
]->port_pid
;
2669 dev_info(&dd
->pcidev
->dev
, "context %d in use "
2670 "(PID %u), sending signal %d\n",
2671 i
, pid_nr(pid
), sig
);
2672 kill_pid(pid
, sig
, 1);
2674 for (sub
= 0; sub
< INFINIPATH_MAX_SUBPORT
; sub
++) {
2675 pid
= dd
->ipath_pd
[i
]->port_subpid
[sub
];
2678 dev_info(&dd
->pcidev
->dev
, "sub-context "
2679 "%d:%d in use (PID %u), sending "
2680 "signal %d\n", i
, sub
, pid_nr(pid
), sig
);
2681 kill_pid(pid
, sig
, 1);
2688 static void ipath_hol_signal_down(struct ipath_devdata
*dd
)
2690 if (ipath_signal_procs(dd
, SIGSTOP
))
2691 ipath_dbg("Stopped some processes\n");
2692 ipath_cancel_sends(dd
, 1);
2696 static void ipath_hol_signal_up(struct ipath_devdata
*dd
)
2698 if (ipath_signal_procs(dd
, SIGCONT
))
2699 ipath_dbg("Continued some processes\n");
2703 * link is down, stop any users processes, and flush pending sends
2704 * to prevent HoL blocking, then start the HoL timer that
2705 * periodically continues, then stop procs, so they can detect
2706 * link down if they want, and do something about it.
2707 * Timer may already be running, so use __mod_timer, not add_timer.
2709 void ipath_hol_down(struct ipath_devdata
*dd
)
2711 dd
->ipath_hol_state
= IPATH_HOL_DOWN
;
2712 ipath_hol_signal_down(dd
);
2713 dd
->ipath_hol_next
= IPATH_HOL_DOWNCONT
;
2714 dd
->ipath_hol_timer
.expires
= jiffies
+
2715 msecs_to_jiffies(ipath_hol_timeout_ms
);
2716 __mod_timer(&dd
->ipath_hol_timer
, dd
->ipath_hol_timer
.expires
);
2720 * link is up, continue any user processes, and ensure timer
2721 * is a nop, if running. Let timer keep running, if set; it
2722 * will nop when it sees the link is up
2724 void ipath_hol_up(struct ipath_devdata
*dd
)
2726 ipath_hol_signal_up(dd
);
2727 dd
->ipath_hol_state
= IPATH_HOL_UP
;
2731 * toggle the running/not running state of user proceses
2732 * to prevent HoL blocking on chip resources, but still allow
2733 * user processes to do link down special case handling.
2734 * Should only be called via the timer
2736 void ipath_hol_event(unsigned long opaque
)
2738 struct ipath_devdata
*dd
= (struct ipath_devdata
*)opaque
;
2740 if (dd
->ipath_hol_next
== IPATH_HOL_DOWNSTOP
2741 && dd
->ipath_hol_state
!= IPATH_HOL_UP
) {
2742 dd
->ipath_hol_next
= IPATH_HOL_DOWNCONT
;
2743 ipath_dbg("Stopping processes\n");
2744 ipath_hol_signal_down(dd
);
2745 } else { /* may do "extra" if also in ipath_hol_up() */
2746 dd
->ipath_hol_next
= IPATH_HOL_DOWNSTOP
;
2747 ipath_dbg("Continuing processes\n");
2748 ipath_hol_signal_up(dd
);
2750 if (dd
->ipath_hol_state
== IPATH_HOL_UP
)
2751 ipath_dbg("link's up, don't resched timer\n");
2753 dd
->ipath_hol_timer
.expires
= jiffies
+
2754 msecs_to_jiffies(ipath_hol_timeout_ms
);
2755 __mod_timer(&dd
->ipath_hol_timer
,
2756 dd
->ipath_hol_timer
.expires
);
2760 int ipath_set_rx_pol_inv(struct ipath_devdata
*dd
, u8 new_pol_inv
)
2764 if (new_pol_inv
> INFINIPATH_XGXS_RX_POL_MASK
)
2766 if (dd
->ipath_rx_pol_inv
!= new_pol_inv
) {
2767 dd
->ipath_rx_pol_inv
= new_pol_inv
;
2768 val
= ipath_read_kreg64(dd
, dd
->ipath_kregs
->kr_xgxsconfig
);
2769 val
&= ~(INFINIPATH_XGXS_RX_POL_MASK
<<
2770 INFINIPATH_XGXS_RX_POL_SHIFT
);
2771 val
|= ((u64
)dd
->ipath_rx_pol_inv
) <<
2772 INFINIPATH_XGXS_RX_POL_SHIFT
;
2773 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_xgxsconfig
, val
);
2779 * Disable and enable the armlaunch error. Used for PIO bandwidth testing on
2780 * the 7220, which is count-based, rather than trigger-based. Safe for the
2781 * driver check, since it's at init. Not completely safe when used for
2782 * user-mode checking, since some error checking can be lost, but not
2783 * particularly risky, and only has problematic side-effects in the face of
2784 * very buggy user code. There is no reference counting, but that's also
2785 * fine, given the intended use.
2787 void ipath_enable_armlaunch(struct ipath_devdata
*dd
)
2789 dd
->ipath_lasterror
&= ~INFINIPATH_E_SPIOARMLAUNCH
;
2790 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_errorclear
,
2791 INFINIPATH_E_SPIOARMLAUNCH
);
2792 dd
->ipath_errormask
|= INFINIPATH_E_SPIOARMLAUNCH
;
2793 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_errormask
,
2794 dd
->ipath_errormask
);
2797 void ipath_disable_armlaunch(struct ipath_devdata
*dd
)
2799 /* so don't re-enable if already set */
2800 dd
->ipath_maskederrs
&= ~INFINIPATH_E_SPIOARMLAUNCH
;
2801 dd
->ipath_errormask
&= ~INFINIPATH_E_SPIOARMLAUNCH
;
2802 ipath_write_kreg(dd
, dd
->ipath_kregs
->kr_errormask
,
2803 dd
->ipath_errormask
);
2806 module_init(infinipath_init
);
2807 module_exit(infinipath_cleanup
);