[MIPS] Cleanup unnecessary <asm/ptrace.h> inclusions.
[firewire-audio.git] / arch / mips / sibyte / bcm1480 / irq.c
blob8b1f4148492396d50b56d5dc8bcb81df903ae974
1 /*
2 * Copyright (C) 2000,2001,2002,2003,2004 Broadcom Corporation
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version 2
7 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
18 #include <linux/kernel.h>
19 #include <linux/init.h>
20 #include <linux/linkage.h>
21 #include <linux/interrupt.h>
22 #include <linux/spinlock.h>
23 #include <linux/mm.h>
24 #include <linux/slab.h>
25 #include <linux/kernel_stat.h>
27 #include <asm/errno.h>
28 #include <asm/irq_regs.h>
29 #include <asm/signal.h>
30 #include <asm/system.h>
31 #include <asm/io.h>
33 #include <asm/sibyte/bcm1480_regs.h>
34 #include <asm/sibyte/bcm1480_int.h>
35 #include <asm/sibyte/bcm1480_scd.h>
37 #include <asm/sibyte/sb1250_uart.h>
38 #include <asm/sibyte/sb1250.h>
41 * These are the routines that handle all the low level interrupt stuff.
42 * Actions handled here are: initialization of the interrupt map, requesting of
43 * interrupt lines by handlers, dispatching if interrupts to handlers, probing
44 * for interrupt lines
48 #define shutdown_bcm1480_irq disable_bcm1480_irq
49 static void end_bcm1480_irq(unsigned int irq);
50 static void enable_bcm1480_irq(unsigned int irq);
51 static void disable_bcm1480_irq(unsigned int irq);
52 static unsigned int startup_bcm1480_irq(unsigned int irq);
53 static void ack_bcm1480_irq(unsigned int irq);
54 #ifdef CONFIG_SMP
55 static void bcm1480_set_affinity(unsigned int irq, cpumask_t mask);
56 #endif
58 #ifdef CONFIG_PCI
59 extern unsigned long ht_eoi_space;
60 #endif
62 #ifdef CONFIG_KGDB
63 #include <asm/gdb-stub.h>
64 extern void breakpoint(void);
65 static int kgdb_irq;
66 #ifdef CONFIG_GDB_CONSOLE
67 extern void register_gdb_console(void);
68 #endif
70 /* kgdb is on when configured. Pass "nokgdb" kernel arg to turn it off */
71 static int kgdb_flag = 1;
72 static int __init nokgdb(char *str)
74 kgdb_flag = 0;
75 return 1;
77 __setup("nokgdb", nokgdb);
79 /* Default to UART1 */
80 int kgdb_port = 1;
81 #ifdef CONFIG_SIBYTE_SB1250_DUART
82 extern char sb1250_duart_present[];
83 #endif
84 #endif
86 static struct irq_chip bcm1480_irq_type = {
87 .typename = "BCM1480-IMR",
88 .startup = startup_bcm1480_irq,
89 .shutdown = shutdown_bcm1480_irq,
90 .enable = enable_bcm1480_irq,
91 .disable = disable_bcm1480_irq,
92 .ack = ack_bcm1480_irq,
93 .end = end_bcm1480_irq,
94 #ifdef CONFIG_SMP
95 .set_affinity = bcm1480_set_affinity
96 #endif
99 /* Store the CPU id (not the logical number) */
100 int bcm1480_irq_owner[BCM1480_NR_IRQS];
102 DEFINE_SPINLOCK(bcm1480_imr_lock);
104 void bcm1480_mask_irq(int cpu, int irq)
106 unsigned long flags;
107 u64 cur_ints,hl_spacing;
109 spin_lock_irqsave(&bcm1480_imr_lock, flags);
110 hl_spacing = 0;
111 if ((irq >= BCM1480_NR_IRQS_HALF) && (irq <= BCM1480_NR_IRQS)) {
112 hl_spacing = BCM1480_IMR_HL_SPACING;
113 irq -= BCM1480_NR_IRQS_HALF;
115 cur_ints = ____raw_readq(IOADDR(A_BCM1480_IMR_MAPPER(cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + hl_spacing));
116 cur_ints |= (((u64) 1) << irq);
117 ____raw_writeq(cur_ints, IOADDR(A_BCM1480_IMR_MAPPER(cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + hl_spacing));
118 spin_unlock_irqrestore(&bcm1480_imr_lock, flags);
121 void bcm1480_unmask_irq(int cpu, int irq)
123 unsigned long flags;
124 u64 cur_ints,hl_spacing;
126 spin_lock_irqsave(&bcm1480_imr_lock, flags);
127 hl_spacing = 0;
128 if ((irq >= BCM1480_NR_IRQS_HALF) && (irq <= BCM1480_NR_IRQS)) {
129 hl_spacing = BCM1480_IMR_HL_SPACING;
130 irq -= BCM1480_NR_IRQS_HALF;
132 cur_ints = ____raw_readq(IOADDR(A_BCM1480_IMR_MAPPER(cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + hl_spacing));
133 cur_ints &= ~(((u64) 1) << irq);
134 ____raw_writeq(cur_ints, IOADDR(A_BCM1480_IMR_MAPPER(cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + hl_spacing));
135 spin_unlock_irqrestore(&bcm1480_imr_lock, flags);
138 #ifdef CONFIG_SMP
139 static void bcm1480_set_affinity(unsigned int irq, cpumask_t mask)
141 int i = 0, old_cpu, cpu, int_on, k;
142 u64 cur_ints;
143 struct irq_desc *desc = irq_desc + irq;
144 unsigned long flags;
145 unsigned int irq_dirty;
147 i = first_cpu(mask);
148 if (next_cpu(i, mask) <= NR_CPUS) {
149 printk("attempted to set irq affinity for irq %d to multiple CPUs\n", irq);
150 return;
153 /* Convert logical CPU to physical CPU */
154 cpu = cpu_logical_map(i);
156 /* Protect against other affinity changers and IMR manipulation */
157 spin_lock_irqsave(&desc->lock, flags);
158 spin_lock(&bcm1480_imr_lock);
160 /* Swizzle each CPU's IMR (but leave the IP selection alone) */
161 old_cpu = bcm1480_irq_owner[irq];
162 irq_dirty = irq;
163 if ((irq_dirty >= BCM1480_NR_IRQS_HALF) && (irq_dirty <= BCM1480_NR_IRQS)) {
164 irq_dirty -= BCM1480_NR_IRQS_HALF;
167 for (k=0; k<2; k++) { /* Loop through high and low interrupt mask register */
168 cur_ints = ____raw_readq(IOADDR(A_BCM1480_IMR_MAPPER(old_cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + (k*BCM1480_IMR_HL_SPACING)));
169 int_on = !(cur_ints & (((u64) 1) << irq_dirty));
170 if (int_on) {
171 /* If it was on, mask it */
172 cur_ints |= (((u64) 1) << irq_dirty);
173 ____raw_writeq(cur_ints, IOADDR(A_BCM1480_IMR_MAPPER(old_cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + (k*BCM1480_IMR_HL_SPACING)));
175 bcm1480_irq_owner[irq] = cpu;
176 if (int_on) {
177 /* unmask for the new CPU */
178 cur_ints = ____raw_readq(IOADDR(A_BCM1480_IMR_MAPPER(cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + (k*BCM1480_IMR_HL_SPACING)));
179 cur_ints &= ~(((u64) 1) << irq_dirty);
180 ____raw_writeq(cur_ints, IOADDR(A_BCM1480_IMR_MAPPER(cpu) + R_BCM1480_IMR_INTERRUPT_MASK_H + (k*BCM1480_IMR_HL_SPACING)));
183 spin_unlock(&bcm1480_imr_lock);
184 spin_unlock_irqrestore(&desc->lock, flags);
186 #endif
189 /*****************************************************************************/
191 static unsigned int startup_bcm1480_irq(unsigned int irq)
193 bcm1480_unmask_irq(bcm1480_irq_owner[irq], irq);
195 return 0; /* never anything pending */
199 static void disable_bcm1480_irq(unsigned int irq)
201 bcm1480_mask_irq(bcm1480_irq_owner[irq], irq);
204 static void enable_bcm1480_irq(unsigned int irq)
206 bcm1480_unmask_irq(bcm1480_irq_owner[irq], irq);
210 static void ack_bcm1480_irq(unsigned int irq)
212 u64 pending;
213 unsigned int irq_dirty;
214 int k;
217 * If the interrupt was an HT interrupt, now is the time to
218 * clear it. NOTE: we assume the HT bridge was set up to
219 * deliver the interrupts to all CPUs (which makes affinity
220 * changing easier for us)
222 irq_dirty = irq;
223 if ((irq_dirty >= BCM1480_NR_IRQS_HALF) && (irq_dirty <= BCM1480_NR_IRQS)) {
224 irq_dirty -= BCM1480_NR_IRQS_HALF;
226 for (k=0; k<2; k++) { /* Loop through high and low LDT interrupts */
227 pending = __raw_readq(IOADDR(A_BCM1480_IMR_REGISTER(bcm1480_irq_owner[irq],
228 R_BCM1480_IMR_LDT_INTERRUPT_H + (k*BCM1480_IMR_HL_SPACING))));
229 pending &= ((u64)1 << (irq_dirty));
230 if (pending) {
231 #ifdef CONFIG_SMP
232 int i;
233 for (i=0; i<NR_CPUS; i++) {
235 * Clear for all CPUs so an affinity switch
236 * doesn't find an old status
238 __raw_writeq(pending, IOADDR(A_BCM1480_IMR_REGISTER(cpu_logical_map(i),
239 R_BCM1480_IMR_LDT_INTERRUPT_CLR_H + (k*BCM1480_IMR_HL_SPACING))));
241 #else
242 __raw_writeq(pending, IOADDR(A_BCM1480_IMR_REGISTER(0, R_BCM1480_IMR_LDT_INTERRUPT_CLR_H + (k*BCM1480_IMR_HL_SPACING))));
243 #endif
246 * Generate EOI. For Pass 1 parts, EOI is a nop. For
247 * Pass 2, the LDT world may be edge-triggered, but
248 * this EOI shouldn't hurt. If they are
249 * level-sensitive, the EOI is required.
251 #ifdef CONFIG_PCI
252 if (ht_eoi_space)
253 *(uint32_t *)(ht_eoi_space+(irq<<16)+(7<<2)) = 0;
254 #endif
257 bcm1480_mask_irq(bcm1480_irq_owner[irq], irq);
261 static void end_bcm1480_irq(unsigned int irq)
263 if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) {
264 bcm1480_unmask_irq(bcm1480_irq_owner[irq], irq);
269 void __init init_bcm1480_irqs(void)
271 int i;
273 for (i = 0; i < NR_IRQS; i++) {
274 irq_desc[i].status = IRQ_DISABLED;
275 irq_desc[i].action = 0;
276 irq_desc[i].depth = 1;
277 if (i < BCM1480_NR_IRQS) {
278 irq_desc[i].chip = &bcm1480_irq_type;
279 bcm1480_irq_owner[i] = 0;
280 } else {
281 irq_desc[i].chip = &no_irq_chip;
287 static irqreturn_t bcm1480_dummy_handler(int irq, void *dev_id)
289 return IRQ_NONE;
292 static struct irqaction bcm1480_dummy_action = {
293 .handler = bcm1480_dummy_handler,
294 .flags = 0,
295 .mask = CPU_MASK_NONE,
296 .name = "bcm1480-private",
297 .next = NULL,
298 .dev_id = 0
301 int bcm1480_steal_irq(int irq)
303 struct irq_desc *desc = irq_desc + irq;
304 unsigned long flags;
305 int retval = 0;
307 if (irq >= BCM1480_NR_IRQS)
308 return -EINVAL;
310 spin_lock_irqsave(&desc->lock,flags);
311 /* Don't allow sharing at all for these */
312 if (desc->action != NULL)
313 retval = -EBUSY;
314 else {
315 desc->action = &bcm1480_dummy_action;
316 desc->depth = 0;
318 spin_unlock_irqrestore(&desc->lock,flags);
319 return 0;
323 * init_IRQ is called early in the boot sequence from init/main.c. It
324 * is responsible for setting up the interrupt mapper and installing the
325 * handler that will be responsible for dispatching interrupts to the
326 * "right" place.
329 * For now, map all interrupts to IP[2]. We could save
330 * some cycles by parceling out system interrupts to different
331 * IP lines, but keep it simple for bringup. We'll also direct
332 * all interrupts to a single CPU; we should probably route
333 * PCI and LDT to one cpu and everything else to the other
334 * to balance the load a bit.
336 * On the second cpu, everything is set to IP5, which is
337 * ignored, EXCEPT the mailbox interrupt. That one is
338 * set to IP[2] so it is handled. This is needed so we
339 * can do cross-cpu function calls, as requred by SMP
342 #define IMR_IP2_VAL K_BCM1480_INT_MAP_I0
343 #define IMR_IP3_VAL K_BCM1480_INT_MAP_I1
344 #define IMR_IP4_VAL K_BCM1480_INT_MAP_I2
345 #define IMR_IP5_VAL K_BCM1480_INT_MAP_I3
346 #define IMR_IP6_VAL K_BCM1480_INT_MAP_I4
348 void __init arch_init_irq(void)
351 unsigned int i, cpu;
352 u64 tmp;
353 unsigned int imask = STATUSF_IP4 | STATUSF_IP3 | STATUSF_IP2 |
354 STATUSF_IP1 | STATUSF_IP0;
356 /* Default everything to IP2 */
357 /* Start with _high registers which has no bit 0 interrupt source */
358 for (i = 1; i < BCM1480_NR_IRQS_HALF; i++) { /* was I0 */
359 for (cpu = 0; cpu < 4; cpu++) {
360 __raw_writeq(IMR_IP2_VAL,
361 IOADDR(A_BCM1480_IMR_REGISTER(cpu,
362 R_BCM1480_IMR_INTERRUPT_MAP_BASE_H) + (i << 3)));
366 /* Now do _low registers */
367 for (i = 0; i < BCM1480_NR_IRQS_HALF; i++) {
368 for (cpu = 0; cpu < 4; cpu++) {
369 __raw_writeq(IMR_IP2_VAL,
370 IOADDR(A_BCM1480_IMR_REGISTER(cpu,
371 R_BCM1480_IMR_INTERRUPT_MAP_BASE_L) + (i << 3)));
375 init_bcm1480_irqs();
378 * Map the high 16 bits of mailbox_0 registers to IP[3], for
379 * inter-cpu messages
381 /* Was I1 */
382 for (cpu = 0; cpu < 4; cpu++) {
383 __raw_writeq(IMR_IP3_VAL, IOADDR(A_BCM1480_IMR_REGISTER(cpu, R_BCM1480_IMR_INTERRUPT_MAP_BASE_H) +
384 (K_BCM1480_INT_MBOX_0_0 << 3)));
388 /* Clear the mailboxes. The firmware may leave them dirty */
389 for (cpu = 0; cpu < 4; cpu++) {
390 __raw_writeq(0xffffffffffffffffULL,
391 IOADDR(A_BCM1480_IMR_REGISTER(cpu, R_BCM1480_IMR_MAILBOX_0_CLR_CPU)));
392 __raw_writeq(0xffffffffffffffffULL,
393 IOADDR(A_BCM1480_IMR_REGISTER(cpu, R_BCM1480_IMR_MAILBOX_1_CLR_CPU)));
397 /* Mask everything except the high 16 bit of mailbox_0 registers for all cpus */
398 tmp = ~((u64) 0) ^ ( (((u64) 1) << K_BCM1480_INT_MBOX_0_0));
399 for (cpu = 0; cpu < 4; cpu++) {
400 __raw_writeq(tmp, IOADDR(A_BCM1480_IMR_REGISTER(cpu, R_BCM1480_IMR_INTERRUPT_MASK_H)));
402 tmp = ~((u64) 0);
403 for (cpu = 0; cpu < 4; cpu++) {
404 __raw_writeq(tmp, IOADDR(A_BCM1480_IMR_REGISTER(cpu, R_BCM1480_IMR_INTERRUPT_MASK_L)));
407 bcm1480_steal_irq(K_BCM1480_INT_MBOX_0_0);
410 * Note that the timer interrupts are also mapped, but this is
411 * done in bcm1480_time_init(). Also, the profiling driver
412 * does its own management of IP7.
415 #ifdef CONFIG_KGDB
416 imask |= STATUSF_IP6;
417 #endif
418 /* Enable necessary IPs, disable the rest */
419 change_c0_status(ST0_IM, imask);
421 #ifdef CONFIG_KGDB
422 if (kgdb_flag) {
423 kgdb_irq = K_BCM1480_INT_UART_0 + kgdb_port;
425 #ifdef CONFIG_SIBYTE_SB1250_DUART
426 sb1250_duart_present[kgdb_port] = 0;
427 #endif
428 /* Setup uart 1 settings, mapper */
429 /* QQQ FIXME */
430 __raw_writeq(M_DUART_IMR_BRK, IO_SPACE_BASE + A_DUART_IMRREG(kgdb_port));
432 bcm1480_steal_irq(kgdb_irq);
433 __raw_writeq(IMR_IP6_VAL,
434 IO_SPACE_BASE + A_BCM1480_IMR_REGISTER(0, R_BCM1480_IMR_INTERRUPT_MAP_BASE_H) +
435 (kgdb_irq<<3));
436 bcm1480_unmask_irq(0, kgdb_irq);
438 #ifdef CONFIG_GDB_CONSOLE
439 register_gdb_console();
440 #endif
441 prom_printf("Waiting for GDB on UART port %d\n", kgdb_port);
442 set_debug_traps();
443 breakpoint();
445 #endif
448 #ifdef CONFIG_KGDB
450 #include <linux/delay.h>
452 #define duart_out(reg, val) csr_out32(val, IOADDR(A_DUART_CHANREG(kgdb_port,reg)))
453 #define duart_in(reg) csr_in32(IOADDR(A_DUART_CHANREG(kgdb_port,reg)))
455 static void bcm1480_kgdb_interrupt(void)
458 * Clear break-change status (allow some time for the remote
459 * host to stop the break, since we would see another
460 * interrupt on the end-of-break too)
462 kstat.irqs[smp_processor_id()][kgdb_irq]++;
463 mdelay(500);
464 duart_out(R_DUART_CMD, V_DUART_MISC_CMD_RESET_BREAK_INT |
465 M_DUART_RX_EN | M_DUART_TX_EN);
466 set_async_breakpoint(&get_irq_regs()->cp0_epc);
469 #endif /* CONFIG_KGDB */
471 extern void bcm1480_timer_interrupt(void);
472 extern void bcm1480_mailbox_interrupt(void);
474 asmlinkage void plat_irq_dispatch(void)
476 unsigned int pending;
478 #ifdef CONFIG_SIBYTE_BCM1480_PROF
479 /* Set compare to count to silence count/compare timer interrupts */
480 write_c0_compare(read_c0_count());
481 #endif
483 pending = read_c0_cause() & read_c0_status();
485 #ifdef CONFIG_SIBYTE_BCM1480_PROF
486 if (pending & CAUSEF_IP7) /* Cpu performance counter interrupt */
487 sbprof_cpu_intr();
488 else
489 #endif
491 if (pending & CAUSEF_IP4)
492 bcm1480_timer_interrupt();
494 #ifdef CONFIG_SMP
495 else if (pending & CAUSEF_IP3)
496 bcm1480_mailbox_interrupt();
497 #endif
499 #ifdef CONFIG_KGDB
500 else if (pending & CAUSEF_IP6)
501 bcm1480_kgdb_interrupt(); /* KGDB (uart 1) */
502 #endif
504 else if (pending & CAUSEF_IP2) {
505 unsigned long long mask_h, mask_l;
506 unsigned long base;
509 * Default...we've hit an IP[2] interrupt, which means we've
510 * got to check the 1480 interrupt registers to figure out what
511 * to do. Need to detect which CPU we're on, now that
512 * smp_affinity is supported.
514 base = A_BCM1480_IMR_MAPPER(smp_processor_id());
515 mask_h = __raw_readq(
516 IOADDR(base + R_BCM1480_IMR_INTERRUPT_STATUS_BASE_H));
517 mask_l = __raw_readq(
518 IOADDR(base + R_BCM1480_IMR_INTERRUPT_STATUS_BASE_L));
520 if (mask_h) {
521 if (mask_h ^ 1)
522 do_IRQ(fls64(mask_h) - 1);
523 else
524 do_IRQ(63 + fls64(mask_l));