4 * Compaq ASIC3 support.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * Copyright 2001 Compaq Computer Corporation.
11 * Copyright 2004-2005 Phil Blundell
12 * Copyright 2007-2008 OpenedHand Ltd.
14 * Authors: Phil Blundell <pb@handhelds.org>,
15 * Samuel Ortiz <sameo@openedhand.com>
19 #include <linux/kernel.h>
20 #include <linux/delay.h>
21 #include <linux/irq.h>
22 #include <linux/gpio.h>
24 #include <linux/slab.h>
25 #include <linux/spinlock.h>
26 #include <linux/platform_device.h>
28 #include <linux/mfd/asic3.h>
29 #include <linux/mfd/core.h>
30 #include <linux/mfd/ds1wm.h>
31 #include <linux/mfd/tmio.h>
54 #define INIT_CDEX(_name, _rate) \
55 [ASIC3_CLOCK_##_name] = { \
56 .cdex = CLOCK_CDEX_##_name, \
60 struct asic3_clk asic3_clk_init
[] __initdata
= {
62 INIT_CDEX(OWM
, 5000000),
68 INIT_CDEX(SD_HOST
, 24576000),
69 INIT_CDEX(SD_BUS
, 12288000),
71 INIT_CDEX(EX0
, 32768),
72 INIT_CDEX(EX1
, 24576000),
76 void __iomem
*mapping
;
77 unsigned int bus_shift
;
79 unsigned int irq_base
;
82 struct gpio_chip gpio
;
84 void __iomem
*tmio_cnf
;
86 struct asic3_clk clocks
[ARRAY_SIZE(asic3_clk_init
)];
89 static int asic3_gpio_get(struct gpio_chip
*chip
, unsigned offset
);
91 static inline void asic3_write_register(struct asic3
*asic
,
92 unsigned int reg
, u32 value
)
94 iowrite16(value
, asic
->mapping
+
95 (reg
>> asic
->bus_shift
));
98 static inline u32
asic3_read_register(struct asic3
*asic
,
101 return ioread16(asic
->mapping
+
102 (reg
>> asic
->bus_shift
));
105 void asic3_set_register(struct asic3
*asic
, u32 reg
, u32 bits
, bool set
)
110 spin_lock_irqsave(&asic
->lock
, flags
);
111 val
= asic3_read_register(asic
, reg
);
116 asic3_write_register(asic
, reg
, val
);
117 spin_unlock_irqrestore(&asic
->lock
, flags
);
121 #define MAX_ASIC_ISR_LOOPS 20
122 #define ASIC3_GPIO_BASE_INCR \
123 (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)
125 static void asic3_irq_flip_edge(struct asic3
*asic
,
131 spin_lock_irqsave(&asic
->lock
, flags
);
132 edge
= asic3_read_register(asic
,
133 base
+ ASIC3_GPIO_EDGE_TRIGGER
);
135 asic3_write_register(asic
,
136 base
+ ASIC3_GPIO_EDGE_TRIGGER
, edge
);
137 spin_unlock_irqrestore(&asic
->lock
, flags
);
140 static void asic3_irq_demux(unsigned int irq
, struct irq_desc
*desc
)
146 desc
->chip
->ack(irq
);
148 asic
= desc
->handler_data
;
150 for (iter
= 0 ; iter
< MAX_ASIC_ISR_LOOPS
; iter
++) {
154 spin_lock_irqsave(&asic
->lock
, flags
);
155 status
= asic3_read_register(asic
,
156 ASIC3_OFFSET(INTR
, P_INT_STAT
));
157 spin_unlock_irqrestore(&asic
->lock
, flags
);
159 /* Check all ten register bits */
160 if ((status
& 0x3ff) == 0)
163 /* Handle GPIO IRQs */
164 for (bank
= 0; bank
< ASIC3_NUM_GPIO_BANKS
; bank
++) {
165 if (status
& (1 << bank
)) {
166 unsigned long base
, istat
;
168 base
= ASIC3_GPIO_A_BASE
169 + bank
* ASIC3_GPIO_BASE_INCR
;
171 spin_lock_irqsave(&asic
->lock
, flags
);
172 istat
= asic3_read_register(asic
,
174 ASIC3_GPIO_INT_STATUS
);
175 /* Clearing IntStatus */
176 asic3_write_register(asic
,
178 ASIC3_GPIO_INT_STATUS
, 0);
179 spin_unlock_irqrestore(&asic
->lock
, flags
);
181 for (i
= 0; i
< ASIC3_GPIOS_PER_BANK
; i
++) {
188 irqnr
= asic
->irq_base
+
189 (ASIC3_GPIOS_PER_BANK
* bank
)
191 desc
= irq_to_desc(irqnr
);
192 desc
->handle_irq(irqnr
, desc
);
193 if (asic
->irq_bothedge
[bank
] & bit
)
194 asic3_irq_flip_edge(asic
, base
,
200 /* Handle remaining IRQs in the status register */
201 for (i
= ASIC3_NUM_GPIOS
; i
< ASIC3_NR_IRQS
; i
++) {
202 /* They start at bit 4 and go up */
203 if (status
& (1 << (i
- ASIC3_NUM_GPIOS
+ 4))) {
204 desc
= irq_to_desc(asic
->irq_base
+ i
);
205 desc
->handle_irq(asic
->irq_base
+ i
,
211 if (iter
>= MAX_ASIC_ISR_LOOPS
)
212 dev_err(asic
->dev
, "interrupt processing overrun\n");
215 static inline int asic3_irq_to_bank(struct asic3
*asic
, int irq
)
219 n
= (irq
- asic
->irq_base
) >> 4;
221 return (n
* (ASIC3_GPIO_B_BASE
- ASIC3_GPIO_A_BASE
));
224 static inline int asic3_irq_to_index(struct asic3
*asic
, int irq
)
226 return (irq
- asic
->irq_base
) & 0xf;
229 static void asic3_mask_gpio_irq(unsigned int irq
)
231 struct asic3
*asic
= get_irq_chip_data(irq
);
232 u32 val
, bank
, index
;
235 bank
= asic3_irq_to_bank(asic
, irq
);
236 index
= asic3_irq_to_index(asic
, irq
);
238 spin_lock_irqsave(&asic
->lock
, flags
);
239 val
= asic3_read_register(asic
, bank
+ ASIC3_GPIO_MASK
);
241 asic3_write_register(asic
, bank
+ ASIC3_GPIO_MASK
, val
);
242 spin_unlock_irqrestore(&asic
->lock
, flags
);
245 static void asic3_mask_irq(unsigned int irq
)
247 struct asic3
*asic
= get_irq_chip_data(irq
);
251 spin_lock_irqsave(&asic
->lock
, flags
);
252 regval
= asic3_read_register(asic
,
254 ASIC3_INTR_INT_MASK
);
256 regval
&= ~(ASIC3_INTMASK_MASK0
<<
257 (irq
- (asic
->irq_base
+ ASIC3_NUM_GPIOS
)));
259 asic3_write_register(asic
,
263 spin_unlock_irqrestore(&asic
->lock
, flags
);
266 static void asic3_unmask_gpio_irq(unsigned int irq
)
268 struct asic3
*asic
= get_irq_chip_data(irq
);
269 u32 val
, bank
, index
;
272 bank
= asic3_irq_to_bank(asic
, irq
);
273 index
= asic3_irq_to_index(asic
, irq
);
275 spin_lock_irqsave(&asic
->lock
, flags
);
276 val
= asic3_read_register(asic
, bank
+ ASIC3_GPIO_MASK
);
277 val
&= ~(1 << index
);
278 asic3_write_register(asic
, bank
+ ASIC3_GPIO_MASK
, val
);
279 spin_unlock_irqrestore(&asic
->lock
, flags
);
282 static void asic3_unmask_irq(unsigned int irq
)
284 struct asic3
*asic
= get_irq_chip_data(irq
);
288 spin_lock_irqsave(&asic
->lock
, flags
);
289 regval
= asic3_read_register(asic
,
291 ASIC3_INTR_INT_MASK
);
293 regval
|= (ASIC3_INTMASK_MASK0
<<
294 (irq
- (asic
->irq_base
+ ASIC3_NUM_GPIOS
)));
296 asic3_write_register(asic
,
300 spin_unlock_irqrestore(&asic
->lock
, flags
);
303 static int asic3_gpio_irq_type(unsigned int irq
, unsigned int type
)
305 struct asic3
*asic
= get_irq_chip_data(irq
);
307 u16 trigger
, level
, edge
, bit
;
310 bank
= asic3_irq_to_bank(asic
, irq
);
311 index
= asic3_irq_to_index(asic
, irq
);
314 spin_lock_irqsave(&asic
->lock
, flags
);
315 level
= asic3_read_register(asic
,
316 bank
+ ASIC3_GPIO_LEVEL_TRIGGER
);
317 edge
= asic3_read_register(asic
,
318 bank
+ ASIC3_GPIO_EDGE_TRIGGER
);
319 trigger
= asic3_read_register(asic
,
320 bank
+ ASIC3_GPIO_TRIGGER_TYPE
);
321 asic
->irq_bothedge
[(irq
- asic
->irq_base
) >> 4] &= ~bit
;
323 if (type
== IRQ_TYPE_EDGE_RISING
) {
326 } else if (type
== IRQ_TYPE_EDGE_FALLING
) {
329 } else if (type
== IRQ_TYPE_EDGE_BOTH
) {
331 if (asic3_gpio_get(&asic
->gpio
, irq
- asic
->irq_base
))
335 asic
->irq_bothedge
[(irq
- asic
->irq_base
) >> 4] |= bit
;
336 } else if (type
== IRQ_TYPE_LEVEL_LOW
) {
339 } else if (type
== IRQ_TYPE_LEVEL_HIGH
) {
344 * if type == IRQ_TYPE_NONE, we should mask interrupts, but
345 * be careful to not unmask them if mask was also called.
346 * Probably need internal state for mask.
348 dev_notice(asic
->dev
, "irq type not changed\n");
350 asic3_write_register(asic
, bank
+ ASIC3_GPIO_LEVEL_TRIGGER
,
352 asic3_write_register(asic
, bank
+ ASIC3_GPIO_EDGE_TRIGGER
,
354 asic3_write_register(asic
, bank
+ ASIC3_GPIO_TRIGGER_TYPE
,
356 spin_unlock_irqrestore(&asic
->lock
, flags
);
360 static struct irq_chip asic3_gpio_irq_chip
= {
361 .name
= "ASIC3-GPIO",
362 .ack
= asic3_mask_gpio_irq
,
363 .mask
= asic3_mask_gpio_irq
,
364 .unmask
= asic3_unmask_gpio_irq
,
365 .set_type
= asic3_gpio_irq_type
,
368 static struct irq_chip asic3_irq_chip
= {
370 .ack
= asic3_mask_irq
,
371 .mask
= asic3_mask_irq
,
372 .unmask
= asic3_unmask_irq
,
375 static int __init
asic3_irq_probe(struct platform_device
*pdev
)
377 struct asic3
*asic
= platform_get_drvdata(pdev
);
378 unsigned long clksel
= 0;
379 unsigned int irq
, irq_base
;
382 ret
= platform_get_irq(pdev
, 0);
387 /* turn on clock to IRQ controller */
388 clksel
|= CLOCK_SEL_CX
;
389 asic3_write_register(asic
, ASIC3_OFFSET(CLOCK
, SEL
),
392 irq_base
= asic
->irq_base
;
394 for (irq
= irq_base
; irq
< irq_base
+ ASIC3_NR_IRQS
; irq
++) {
395 if (irq
< asic
->irq_base
+ ASIC3_NUM_GPIOS
)
396 set_irq_chip(irq
, &asic3_gpio_irq_chip
);
398 set_irq_chip(irq
, &asic3_irq_chip
);
400 set_irq_chip_data(irq
, asic
);
401 set_irq_handler(irq
, handle_level_irq
);
402 set_irq_flags(irq
, IRQF_VALID
| IRQF_PROBE
);
405 asic3_write_register(asic
, ASIC3_OFFSET(INTR
, INT_MASK
),
406 ASIC3_INTMASK_GINTMASK
);
408 set_irq_chained_handler(asic
->irq_nr
, asic3_irq_demux
);
409 set_irq_type(asic
->irq_nr
, IRQ_TYPE_EDGE_RISING
);
410 set_irq_data(asic
->irq_nr
, asic
);
415 static void asic3_irq_remove(struct platform_device
*pdev
)
417 struct asic3
*asic
= platform_get_drvdata(pdev
);
418 unsigned int irq
, irq_base
;
420 irq_base
= asic
->irq_base
;
422 for (irq
= irq_base
; irq
< irq_base
+ ASIC3_NR_IRQS
; irq
++) {
423 set_irq_flags(irq
, 0);
424 set_irq_handler(irq
, NULL
);
425 set_irq_chip(irq
, NULL
);
426 set_irq_chip_data(irq
, NULL
);
428 set_irq_chained_handler(asic
->irq_nr
, NULL
);
432 static int asic3_gpio_direction(struct gpio_chip
*chip
,
433 unsigned offset
, int out
)
435 u32 mask
= ASIC3_GPIO_TO_MASK(offset
), out_reg
;
436 unsigned int gpio_base
;
440 asic
= container_of(chip
, struct asic3
, gpio
);
441 gpio_base
= ASIC3_GPIO_TO_BASE(offset
);
443 if (gpio_base
> ASIC3_GPIO_D_BASE
) {
444 dev_err(asic
->dev
, "Invalid base (0x%x) for gpio %d\n",
449 spin_lock_irqsave(&asic
->lock
, flags
);
451 out_reg
= asic3_read_register(asic
, gpio_base
+ ASIC3_GPIO_DIRECTION
);
453 /* Input is 0, Output is 1 */
459 asic3_write_register(asic
, gpio_base
+ ASIC3_GPIO_DIRECTION
, out_reg
);
461 spin_unlock_irqrestore(&asic
->lock
, flags
);
467 static int asic3_gpio_direction_input(struct gpio_chip
*chip
,
470 return asic3_gpio_direction(chip
, offset
, 0);
473 static int asic3_gpio_direction_output(struct gpio_chip
*chip
,
474 unsigned offset
, int value
)
476 return asic3_gpio_direction(chip
, offset
, 1);
479 static int asic3_gpio_get(struct gpio_chip
*chip
,
482 unsigned int gpio_base
;
483 u32 mask
= ASIC3_GPIO_TO_MASK(offset
);
486 asic
= container_of(chip
, struct asic3
, gpio
);
487 gpio_base
= ASIC3_GPIO_TO_BASE(offset
);
489 if (gpio_base
> ASIC3_GPIO_D_BASE
) {
490 dev_err(asic
->dev
, "Invalid base (0x%x) for gpio %d\n",
495 return asic3_read_register(asic
, gpio_base
+ ASIC3_GPIO_STATUS
) & mask
;
498 static void asic3_gpio_set(struct gpio_chip
*chip
,
499 unsigned offset
, int value
)
502 unsigned int gpio_base
;
506 asic
= container_of(chip
, struct asic3
, gpio
);
507 gpio_base
= ASIC3_GPIO_TO_BASE(offset
);
509 if (gpio_base
> ASIC3_GPIO_D_BASE
) {
510 dev_err(asic
->dev
, "Invalid base (0x%x) for gpio %d\n",
515 mask
= ASIC3_GPIO_TO_MASK(offset
);
517 spin_lock_irqsave(&asic
->lock
, flags
);
519 out_reg
= asic3_read_register(asic
, gpio_base
+ ASIC3_GPIO_OUT
);
526 asic3_write_register(asic
, gpio_base
+ ASIC3_GPIO_OUT
, out_reg
);
528 spin_unlock_irqrestore(&asic
->lock
, flags
);
533 static __init
int asic3_gpio_probe(struct platform_device
*pdev
,
534 u16
*gpio_config
, int num
)
536 struct asic3
*asic
= platform_get_drvdata(pdev
);
537 u16 alt_reg
[ASIC3_NUM_GPIO_BANKS
];
538 u16 out_reg
[ASIC3_NUM_GPIO_BANKS
];
539 u16 dir_reg
[ASIC3_NUM_GPIO_BANKS
];
542 memset(alt_reg
, 0, ASIC3_NUM_GPIO_BANKS
* sizeof(u16
));
543 memset(out_reg
, 0, ASIC3_NUM_GPIO_BANKS
* sizeof(u16
));
544 memset(dir_reg
, 0, ASIC3_NUM_GPIO_BANKS
* sizeof(u16
));
546 /* Enable all GPIOs */
547 asic3_write_register(asic
, ASIC3_GPIO_OFFSET(A
, MASK
), 0xffff);
548 asic3_write_register(asic
, ASIC3_GPIO_OFFSET(B
, MASK
), 0xffff);
549 asic3_write_register(asic
, ASIC3_GPIO_OFFSET(C
, MASK
), 0xffff);
550 asic3_write_register(asic
, ASIC3_GPIO_OFFSET(D
, MASK
), 0xffff);
552 for (i
= 0; i
< num
; i
++) {
553 u8 alt
, pin
, dir
, init
, bank_num
, bit_num
;
554 u16 config
= gpio_config
[i
];
556 pin
= ASIC3_CONFIG_GPIO_PIN(config
);
557 alt
= ASIC3_CONFIG_GPIO_ALT(config
);
558 dir
= ASIC3_CONFIG_GPIO_DIR(config
);
559 init
= ASIC3_CONFIG_GPIO_INIT(config
);
561 bank_num
= ASIC3_GPIO_TO_BANK(pin
);
562 bit_num
= ASIC3_GPIO_TO_BIT(pin
);
564 alt_reg
[bank_num
] |= (alt
<< bit_num
);
565 out_reg
[bank_num
] |= (init
<< bit_num
);
566 dir_reg
[bank_num
] |= (dir
<< bit_num
);
569 for (i
= 0; i
< ASIC3_NUM_GPIO_BANKS
; i
++) {
570 asic3_write_register(asic
,
571 ASIC3_BANK_TO_BASE(i
) +
572 ASIC3_GPIO_DIRECTION
,
574 asic3_write_register(asic
,
575 ASIC3_BANK_TO_BASE(i
) + ASIC3_GPIO_OUT
,
577 asic3_write_register(asic
,
578 ASIC3_BANK_TO_BASE(i
) +
579 ASIC3_GPIO_ALT_FUNCTION
,
583 return gpiochip_add(&asic
->gpio
);
586 static int asic3_gpio_remove(struct platform_device
*pdev
)
588 struct asic3
*asic
= platform_get_drvdata(pdev
);
590 return gpiochip_remove(&asic
->gpio
);
593 static int asic3_clk_enable(struct asic3
*asic
, struct asic3_clk
*clk
)
598 spin_lock_irqsave(&asic
->lock
, flags
);
599 if (clk
->enabled
++ == 0) {
600 cdex
= asic3_read_register(asic
, ASIC3_OFFSET(CLOCK
, CDEX
));
602 asic3_write_register(asic
, ASIC3_OFFSET(CLOCK
, CDEX
), cdex
);
604 spin_unlock_irqrestore(&asic
->lock
, flags
);
609 static void asic3_clk_disable(struct asic3
*asic
, struct asic3_clk
*clk
)
614 WARN_ON(clk
->enabled
== 0);
616 spin_lock_irqsave(&asic
->lock
, flags
);
617 if (--clk
->enabled
== 0) {
618 cdex
= asic3_read_register(asic
, ASIC3_OFFSET(CLOCK
, CDEX
));
620 asic3_write_register(asic
, ASIC3_OFFSET(CLOCK
, CDEX
), cdex
);
622 spin_unlock_irqrestore(&asic
->lock
, flags
);
625 /* MFD cells (SPI, PWM, LED, DS1WM, MMC) */
626 static struct ds1wm_driver_data ds1wm_pdata
= {
630 static struct resource ds1wm_resources
[] = {
632 .start
= ASIC3_OWM_BASE
,
633 .end
= ASIC3_OWM_BASE
+ 0x13,
634 .flags
= IORESOURCE_MEM
,
637 .start
= ASIC3_IRQ_OWM
,
638 .start
= ASIC3_IRQ_OWM
,
639 .flags
= IORESOURCE_IRQ
| IORESOURCE_IRQ_HIGHEDGE
,
643 static int ds1wm_enable(struct platform_device
*pdev
)
645 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
647 /* Turn on external clocks and the OWM clock */
648 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX0
]);
649 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX1
]);
650 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_OWM
]);
653 /* Reset and enable DS1WM */
654 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, RESET
),
655 ASIC3_EXTCF_OWM_RESET
, 1);
657 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, RESET
),
658 ASIC3_EXTCF_OWM_RESET
, 0);
660 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, SELECT
),
661 ASIC3_EXTCF_OWM_EN
, 1);
667 static int ds1wm_disable(struct platform_device
*pdev
)
669 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
671 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, SELECT
),
672 ASIC3_EXTCF_OWM_EN
, 0);
674 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_OWM
]);
675 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX0
]);
676 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX1
]);
681 static struct mfd_cell asic3_cell_ds1wm
= {
683 .enable
= ds1wm_enable
,
684 .disable
= ds1wm_disable
,
685 .driver_data
= &ds1wm_pdata
,
686 .num_resources
= ARRAY_SIZE(ds1wm_resources
),
687 .resources
= ds1wm_resources
,
690 static void asic3_mmc_pwr(struct platform_device
*pdev
, int state
)
692 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
694 tmio_core_mmc_pwr(asic
->tmio_cnf
, 1 - asic
->bus_shift
, state
);
697 static void asic3_mmc_clk_div(struct platform_device
*pdev
, int state
)
699 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
701 tmio_core_mmc_clk_div(asic
->tmio_cnf
, 1 - asic
->bus_shift
, state
);
704 static struct tmio_mmc_data asic3_mmc_data
= {
706 .set_pwr
= asic3_mmc_pwr
,
707 .set_clk_div
= asic3_mmc_clk_div
,
710 static struct resource asic3_mmc_resources
[] = {
712 .start
= ASIC3_SD_CTRL_BASE
,
713 .end
= ASIC3_SD_CTRL_BASE
+ 0x3ff,
714 .flags
= IORESOURCE_MEM
,
719 .flags
= IORESOURCE_IRQ
,
723 static int asic3_mmc_enable(struct platform_device
*pdev
)
725 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
727 /* Not sure if it must be done bit by bit, but leaving as-is */
728 asic3_set_register(asic
, ASIC3_OFFSET(SDHWCTRL
, SDCONF
),
729 ASIC3_SDHWCTRL_LEVCD
, 1);
730 asic3_set_register(asic
, ASIC3_OFFSET(SDHWCTRL
, SDCONF
),
731 ASIC3_SDHWCTRL_LEVWP
, 1);
732 asic3_set_register(asic
, ASIC3_OFFSET(SDHWCTRL
, SDCONF
),
733 ASIC3_SDHWCTRL_SUSPEND
, 0);
734 asic3_set_register(asic
, ASIC3_OFFSET(SDHWCTRL
, SDCONF
),
735 ASIC3_SDHWCTRL_PCLR
, 0);
737 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX0
]);
738 /* CLK32 used for card detection and for interruption detection
739 * when HCLK is stopped.
741 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX1
]);
744 /* HCLK 24.576 MHz, BCLK 12.288 MHz: */
745 asic3_write_register(asic
, ASIC3_OFFSET(CLOCK
, SEL
),
746 CLOCK_SEL_CX
| CLOCK_SEL_SD_HCLK_SEL
);
748 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_SD_HOST
]);
749 asic3_clk_enable(asic
, &asic
->clocks
[ASIC3_CLOCK_SD_BUS
]);
752 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, SELECT
),
753 ASIC3_EXTCF_SD_MEM_ENABLE
, 1);
755 /* Enable SD card slot 3.3V power supply */
756 asic3_set_register(asic
, ASIC3_OFFSET(SDHWCTRL
, SDCONF
),
757 ASIC3_SDHWCTRL_SDPWR
, 1);
759 /* ASIC3_SD_CTRL_BASE assumes 32-bit addressing, TMIO is 16-bit */
760 tmio_core_mmc_enable(asic
->tmio_cnf
, 1 - asic
->bus_shift
,
761 ASIC3_SD_CTRL_BASE
>> 1);
766 static int asic3_mmc_disable(struct platform_device
*pdev
)
768 struct asic3
*asic
= dev_get_drvdata(pdev
->dev
.parent
);
770 /* Put in suspend mode */
771 asic3_set_register(asic
, ASIC3_OFFSET(SDHWCTRL
, SDCONF
),
772 ASIC3_SDHWCTRL_SUSPEND
, 1);
775 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_SD_HOST
]);
776 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_SD_BUS
]);
777 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX0
]);
778 asic3_clk_disable(asic
, &asic
->clocks
[ASIC3_CLOCK_EX1
]);
782 static struct mfd_cell asic3_cell_mmc
= {
784 .enable
= asic3_mmc_enable
,
785 .disable
= asic3_mmc_disable
,
786 .driver_data
= &asic3_mmc_data
,
787 .num_resources
= ARRAY_SIZE(asic3_mmc_resources
),
788 .resources
= asic3_mmc_resources
,
791 static int __init
asic3_mfd_probe(struct platform_device
*pdev
,
792 struct resource
*mem
)
794 struct asic3
*asic
= platform_get_drvdata(pdev
);
795 struct resource
*mem_sdio
;
798 mem_sdio
= platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
800 dev_dbg(asic
->dev
, "no SDIO MEM resource\n");
802 irq
= platform_get_irq(pdev
, 1);
804 dev_dbg(asic
->dev
, "no SDIO IRQ resource\n");
807 asic3_set_register(asic
, ASIC3_OFFSET(EXTCF
, SELECT
),
808 ASIC3_EXTCF_OWM_SMB
, 0);
810 ds1wm_resources
[0].start
>>= asic
->bus_shift
;
811 ds1wm_resources
[0].end
>>= asic
->bus_shift
;
813 asic3_cell_ds1wm
.platform_data
= &asic3_cell_ds1wm
;
814 asic3_cell_ds1wm
.data_size
= sizeof(asic3_cell_ds1wm
);
817 asic
->tmio_cnf
= ioremap((ASIC3_SD_CONFIG_BASE
>> asic
->bus_shift
) +
818 mem_sdio
->start
, 0x400 >> asic
->bus_shift
);
819 if (!asic
->tmio_cnf
) {
821 dev_dbg(asic
->dev
, "Couldn't ioremap SD_CONFIG\n");
824 asic3_mmc_resources
[0].start
>>= asic
->bus_shift
;
825 asic3_mmc_resources
[0].end
>>= asic
->bus_shift
;
827 asic3_cell_mmc
.platform_data
= &asic3_cell_mmc
;
828 asic3_cell_mmc
.data_size
= sizeof(asic3_cell_mmc
);
830 ret
= mfd_add_devices(&pdev
->dev
, pdev
->id
,
831 &asic3_cell_ds1wm
, 1, mem
, asic
->irq_base
);
835 if (mem_sdio
&& (irq
>= 0))
836 ret
= mfd_add_devices(&pdev
->dev
, pdev
->id
,
837 &asic3_cell_mmc
, 1, mem_sdio
, irq
);
843 static void asic3_mfd_remove(struct platform_device
*pdev
)
845 struct asic3
*asic
= platform_get_drvdata(pdev
);
847 mfd_remove_devices(&pdev
->dev
);
848 iounmap(asic
->tmio_cnf
);
852 static int __init
asic3_probe(struct platform_device
*pdev
)
854 struct asic3_platform_data
*pdata
= pdev
->dev
.platform_data
;
856 struct resource
*mem
;
857 unsigned long clksel
;
860 asic
= kzalloc(sizeof(struct asic3
), GFP_KERNEL
);
862 printk(KERN_ERR
"kzalloc failed\n");
866 spin_lock_init(&asic
->lock
);
867 platform_set_drvdata(pdev
, asic
);
868 asic
->dev
= &pdev
->dev
;
870 mem
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
873 dev_err(asic
->dev
, "no MEM resource\n");
877 asic
->mapping
= ioremap(mem
->start
, resource_size(mem
));
878 if (!asic
->mapping
) {
880 dev_err(asic
->dev
, "Couldn't ioremap\n");
884 asic
->irq_base
= pdata
->irq_base
;
886 /* calculate bus shift from mem resource */
887 asic
->bus_shift
= 2 - (resource_size(mem
) >> 12);
890 asic3_write_register(asic
, ASIC3_OFFSET(CLOCK
, SEL
), clksel
);
892 ret
= asic3_irq_probe(pdev
);
894 dev_err(asic
->dev
, "Couldn't probe IRQs\n");
898 asic
->gpio
.base
= pdata
->gpio_base
;
899 asic
->gpio
.ngpio
= ASIC3_NUM_GPIOS
;
900 asic
->gpio
.get
= asic3_gpio_get
;
901 asic
->gpio
.set
= asic3_gpio_set
;
902 asic
->gpio
.direction_input
= asic3_gpio_direction_input
;
903 asic
->gpio
.direction_output
= asic3_gpio_direction_output
;
905 ret
= asic3_gpio_probe(pdev
,
907 pdata
->gpio_config_num
);
909 dev_err(asic
->dev
, "GPIO probe failed\n");
913 /* Making a per-device copy is only needed for the
914 * theoretical case of multiple ASIC3s on one board:
916 memcpy(asic
->clocks
, asic3_clk_init
, sizeof(asic3_clk_init
));
918 asic3_mfd_probe(pdev
, mem
);
920 dev_info(asic
->dev
, "ASIC3 Core driver\n");
925 asic3_irq_remove(pdev
);
928 iounmap(asic
->mapping
);
936 static int __devexit
asic3_remove(struct platform_device
*pdev
)
939 struct asic3
*asic
= platform_get_drvdata(pdev
);
941 asic3_mfd_remove(pdev
);
943 ret
= asic3_gpio_remove(pdev
);
946 asic3_irq_remove(pdev
);
948 asic3_write_register(asic
, ASIC3_OFFSET(CLOCK
, SEL
), 0);
950 iounmap(asic
->mapping
);
957 static void asic3_shutdown(struct platform_device
*pdev
)
961 static struct platform_driver asic3_device_driver
= {
965 .remove
= __devexit_p(asic3_remove
),
966 .shutdown
= asic3_shutdown
,
969 static int __init
asic3_init(void)
972 retval
= platform_driver_probe(&asic3_device_driver
, asic3_probe
);
976 subsys_initcall(asic3_init
);