Merge rev 1.26 from FreeBSD:
[dragonfly.git] / sys / bus / usb / uhcireg.h
blob06cf34b310321e20d7241a9e810ea3ac0e420a7a
1 /* $NetBSD: uhcireg.h,v 1.15 2002/02/11 11:41:30 augustss Exp $ */
2 /* $FreeBSD: src/sys/dev/usb/uhcireg.h,v 1.22 2005/01/06 01:43:28 imp Exp $ */
3 /* $DragonFly: src/sys/bus/usb/uhcireg.h,v 1.5 2006/12/10 02:03:56 sephe Exp $ */
5 /*
6 * Copyright (c) 1998 The NetBSD Foundation, Inc.
7 * All rights reserved.
9 * This code is derived from software contributed to The NetBSD Foundation
10 * by Lennart Augustsson (lennart@augustsson.net) at
11 * Carlstedt Research & Technology.
13 * Redistribution and use in source and binary forms, with or without
14 * modification, are permitted provided that the following conditions
15 * are met:
16 * 1. Redistributions of source code must retain the above copyright
17 * notice, this list of conditions and the following disclaimer.
18 * 2. Redistributions in binary form must reproduce the above copyright
19 * notice, this list of conditions and the following disclaimer in the
20 * documentation and/or other materials provided with the distribution.
21 * 3. All advertising materials mentioning features or use of this software
22 * must display the following acknowledgement:
23 * This product includes software developed by the NetBSD
24 * Foundation, Inc. and its contributors.
25 * 4. Neither the name of The NetBSD Foundation nor the names of its
26 * contributors may be used to endorse or promote products derived
27 * from this software without specific prior written permission.
29 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
31 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
32 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
33 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
34 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
37 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
39 * POSSIBILITY OF SUCH DAMAGE.
42 #ifndef _DEV_PCI_UHCIREG_H_
43 #define _DEV_PCI_UHCIREG_H_
45 /*** PCI config registers ***/
47 #define PCI_USBREV 0x60 /* USB protocol revision */
48 #define PCI_USBREV_MASK 0xff
49 #define PCI_USBREV_PRE_1_0 0x00
50 #define PCI_USBREV_1_0 0x10
51 #define PCI_USBREV_1_1 0x11
53 #define PCI_LEGSUP 0xc0 /* Legacy Support register */
54 #define PCI_LEGSUP_USBPIRQDEN 0x2000 /* USB PIRQ D Enable */
56 #define PCI_CBIO 0x20 /* configuration base IO */
58 #define PCI_INTERFACE_UHCI 0x00
60 /*** UHCI registers ***/
62 #define UHCI_CMD 0x00
63 #define UHCI_CMD_RS 0x0001
64 #define UHCI_CMD_HCRESET 0x0002
65 #define UHCI_CMD_GRESET 0x0004
66 #define UHCI_CMD_EGSM 0x0008
67 #define UHCI_CMD_FGR 0x0010
68 #define UHCI_CMD_SWDBG 0x0020
69 #define UHCI_CMD_CF 0x0040
70 #define UHCI_CMD_MAXP 0x0080
72 #define UHCI_STS 0x02
73 #define UHCI_STS_USBINT 0x0001
74 #define UHCI_STS_USBEI 0x0002
75 #define UHCI_STS_RD 0x0004
76 #define UHCI_STS_HSE 0x0008
77 #define UHCI_STS_HCPE 0x0010
78 #define UHCI_STS_HCH 0x0020
79 #define UHCI_STS_ALLINTRS 0x003f
81 #define UHCI_INTR 0x04
82 #define UHCI_INTR_TOCRCIE 0x0001
83 #define UHCI_INTR_RIE 0x0002
84 #define UHCI_INTR_IOCE 0x0004
85 #define UHCI_INTR_SPIE 0x0008
87 #define UHCI_FRNUM 0x06
88 #define UHCI_FRNUM_MASK 0x03ff
90 #define UHCI_FLBASEADDR 0x08
92 #define UHCI_SOF 0x0c
93 #define UHCI_SOF_MASK 0x7f
95 #define UHCI_PORTSC1 0x010
96 #define UHCI_PORTSC2 0x012
97 #define UHCI_PORTSC_CCS 0x0001
98 #define UHCI_PORTSC_CSC 0x0002
99 #define UHCI_PORTSC_PE 0x0004
100 #define UHCI_PORTSC_POEDC 0x0008
101 #define UHCI_PORTSC_LS 0x0030
102 #define UHCI_PORTSC_LS_SHIFT 4
103 #define UHCI_PORTSC_RD 0x0040
104 #define UHCI_PORTSC_LSDA 0x0100
105 #define UHCI_PORTSC_PR 0x0200
106 #define UHCI_PORTSC_OCI 0x0400
107 #define UHCI_PORTSC_OCIC 0x0800
108 #define UHCI_PORTSC_SUSP 0x1000
110 #define URWMASK(x) \
111 ((x) & (UHCI_PORTSC_SUSP | UHCI_PORTSC_PR | UHCI_PORTSC_RD | UHCI_PORTSC_PE))
113 #define UHCI_FRAMELIST_COUNT 1024
114 #define UHCI_FRAMELIST_ALIGN 4096
116 #define UHCI_TD_ALIGN 16
117 #define UHCI_QH_ALIGN 16
119 typedef u_int32_t uhci_physaddr_t;
120 #define UHCI_PTR_T 0x00000001
121 #define UHCI_PTR_TD 0x00000000
122 #define UHCI_PTR_QH 0x00000002
123 #define UHCI_PTR_VF 0x00000004
126 * Wait this long after a QH has been removed. This gives that HC a
127 * chance to stop looking at it before it's recycled.
129 #define UHCI_QH_REMOVE_DELAY 5
132 * The Queue Heads and Transfer Descriptors are accessed
133 * by both the CPU and the USB controller which run
134 * concurrently. This means that they have to be accessed
135 * with great care. As long as the data structures are
136 * not linked into the controller's frame list they cannot
137 * be accessed by it and anything goes. As soon as a
138 * TD is accessible by the controller it "owns" the td_status
139 * field; it will not be written by the CPU. Similarly
140 * the controller "owns" the qh_elink field.
143 typedef struct {
144 uhci_physaddr_t td_link;
145 u_int32_t td_status;
146 #define UHCI_TD_GET_ACTLEN(s) (((s) + 1) & 0x3ff)
147 #define UHCI_TD_ZERO_ACTLEN(t) ((t) | 0x3ff)
148 #define UHCI_TD_BITSTUFF 0x00020000
149 #define UHCI_TD_CRCTO 0x00040000
150 #define UHCI_TD_NAK 0x00080000
151 #define UHCI_TD_BABBLE 0x00100000
152 #define UHCI_TD_DBUFFER 0x00200000
153 #define UHCI_TD_STALLED 0x00400000
154 #define UHCI_TD_ACTIVE 0x00800000
155 #define UHCI_TD_IOC 0x01000000
156 #define UHCI_TD_IOS 0x02000000
157 #define UHCI_TD_LS 0x04000000
158 #define UHCI_TD_GET_ERRCNT(s) (((s) >> 27) & 3)
159 #define UHCI_TD_SET_ERRCNT(n) ((n) << 27)
160 #define UHCI_TD_SPD 0x20000000
161 u_int32_t td_token;
162 #define UHCI_TD_PID_IN 0x00000069
163 #define UHCI_TD_PID_OUT 0x000000e1
164 #define UHCI_TD_PID_SETUP 0x0000002d
165 #define UHCI_TD_GET_PID(s) ((s) & 0xff)
166 #define UHCI_TD_SET_DEVADDR(a) ((a) << 8)
167 #define UHCI_TD_GET_DEVADDR(s) (((s) >> 8) & 0x7f)
168 #define UHCI_TD_SET_ENDPT(e) (((e)&0xf) << 15)
169 #define UHCI_TD_GET_ENDPT(s) (((s) >> 15) & 0xf)
170 #define UHCI_TD_SET_DT(t) ((t) << 19)
171 #define UHCI_TD_GET_DT(s) (((s) >> 19) & 1)
172 #define UHCI_TD_SET_MAXLEN(l) (((l)-1) << 21)
173 #define UHCI_TD_GET_MAXLEN(s) ((((s) >> 21) + 1) & 0x7ff)
174 #define UHCI_TD_MAXLEN_MASK 0xffe00000
175 u_int32_t td_buffer;
176 } uhci_td_t;
178 #define UHCI_TD_ERROR (UHCI_TD_BITSTUFF|UHCI_TD_CRCTO|UHCI_TD_BABBLE|UHCI_TD_DBUFFER|UHCI_TD_STALLED)
180 #define UHCI_TD_SETUP(len, endp, dev) (UHCI_TD_SET_MAXLEN(len) | \
181 UHCI_TD_SET_ENDPT(endp) | UHCI_TD_SET_DEVADDR(dev) | UHCI_TD_PID_SETUP)
182 #define UHCI_TD_OUT(len, endp, dev, dt) (UHCI_TD_SET_MAXLEN(len) | \
183 UHCI_TD_SET_ENDPT(endp) | UHCI_TD_SET_DEVADDR(dev) | \
184 UHCI_TD_PID_OUT | UHCI_TD_SET_DT(dt))
185 #define UHCI_TD_IN(len, endp, dev, dt) (UHCI_TD_SET_MAXLEN(len) | \
186 UHCI_TD_SET_ENDPT(endp) | UHCI_TD_SET_DEVADDR(dev) | UHCI_TD_PID_IN | \
187 UHCI_TD_SET_DT(dt))
189 typedef struct {
190 uhci_physaddr_t qh_hlink;
191 uhci_physaddr_t qh_elink;
192 } uhci_qh_t;
194 #endif /* _DEV_PCI_UHCIREG_H_ */