- Promote em(4) polling begin/end ktr into polling(4)
[dragonfly.git] / sys / dev / drm / mach64_drv.h
blob60e4716d8c0e28a761cb1226348dd92f2635dab8
1 /* mach64_drv.h -- Private header for mach64 driver -*- linux-c -*-
2 * Created: Fri Nov 24 22:07:58 2000 by gareth@valinux.com
3 */
4 /*
5 * Copyright 2000 Gareth Hughes
6 * Copyright 2002 Frank C. Earl
7 * Copyright 2002-2003 Leif Delgass
8 * All Rights Reserved.
10 * Permission is hereby granted, free of charge, to any person obtaining a
11 * copy of this software and associated documentation files (the "Software"),
12 * to deal in the Software without restriction, including without limitation
13 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
14 * and/or sell copies of the Software, and to permit persons to whom the
15 * Software is furnished to do so, subject to the following conditions:
17 * The above copyright notice and this permission notice (including the next
18 * paragraph) shall be included in all copies or substantial portions of the
19 * Software.
21 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
24 * THE COPYRIGHT OWNER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
25 * IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
26 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
28 * Authors:
29 * Gareth Hughes <gareth@valinux.com>
30 * Frank C. Earl <fearl@airmail.net>
31 * Leif Delgass <ldelgass@retinalburn.net>
32 * José Fonseca <j_r_fonseca@yahoo.co.uk>
34 * $DragonFly: src/sys/dev/drm/mach64_drv.h,v 1.1 2008/04/05 18:12:29 hasso Exp $
37 #ifndef __MACH64_DRV_H__
38 #define __MACH64_DRV_H__
40 /* General customization:
43 #define DRIVER_AUTHOR "Gareth Hughes, Leif Delgass, José Fonseca"
45 #define DRIVER_NAME "mach64"
46 #define DRIVER_DESC "DRM module for the ATI Rage Pro"
47 #define DRIVER_DATE "20060718"
49 #define DRIVER_MAJOR 2
50 #define DRIVER_MINOR 0
51 #define DRIVER_PATCHLEVEL 0
53 /* FIXME: remove these when not needed */
54 /* Development driver options */
55 #define MACH64_EXTRA_CHECKING 0 /* Extra sanity checks for DMA/freelist management */
56 #define MACH64_VERBOSE 0 /* Verbose debugging output */
58 typedef struct drm_mach64_freelist {
59 struct list_head list; /* List pointers for free_list, placeholders, or pending list */
60 struct drm_buf *buf; /* Pointer to the buffer */
61 int discard; /* This flag is set when we're done (re)using a buffer */
62 u32 ring_ofs; /* dword offset in ring of last descriptor for this buffer */
63 } drm_mach64_freelist_t;
65 typedef struct drm_mach64_descriptor_ring {
66 void *start; /* write pointer (cpu address) to start of descriptor ring */
67 u32 start_addr; /* bus address of beginning of descriptor ring */
68 int size; /* size of ring in bytes */
70 u32 head_addr; /* bus address of descriptor ring head */
71 u32 head; /* dword offset of descriptor ring head */
72 u32 tail; /* dword offset of descriptor ring tail */
73 u32 tail_mask; /* mask used to wrap ring */
74 int space; /* number of free bytes in ring */
75 } drm_mach64_descriptor_ring_t;
77 typedef struct drm_mach64_private {
78 drm_mach64_sarea_t *sarea_priv;
80 int is_pci;
81 drm_mach64_dma_mode_t driver_mode; /* Async DMA, sync DMA, or MMIO */
83 int usec_timeout; /* Timeout for the wait functions */
85 drm_mach64_descriptor_ring_t ring; /* DMA descriptor table (ring buffer) */
86 int ring_running; /* Is bus mastering is enabled */
88 struct list_head free_list; /* Free-list head */
89 struct list_head placeholders; /* Placeholder list for buffers held by clients */
90 struct list_head pending; /* Buffers pending completion */
92 u32 frame_ofs[MACH64_MAX_QUEUED_FRAMES]; /* dword ring offsets of most recent frame swaps */
94 unsigned int fb_bpp;
95 unsigned int front_offset, front_pitch;
96 unsigned int back_offset, back_pitch;
98 unsigned int depth_bpp;
99 unsigned int depth_offset, depth_pitch;
101 u32 front_offset_pitch;
102 u32 back_offset_pitch;
103 u32 depth_offset_pitch;
105 drm_local_map_t *sarea;
106 drm_local_map_t *fb;
107 drm_local_map_t *mmio;
108 drm_local_map_t *ring_map;
109 drm_local_map_t *dev_buffers; /* this is a pointer to a structure in dev */
110 drm_local_map_t *agp_textures;
111 } drm_mach64_private_t;
113 extern struct drm_ioctl_desc mach64_ioctls[];
114 extern int mach64_max_ioctl;
116 /* mach64_dma.c */
117 extern int mach64_dma_init(struct drm_device *dev, void *data,
118 struct drm_file *file_priv);
119 extern int mach64_dma_idle(struct drm_device *dev, void *data,
120 struct drm_file *file_priv);
121 extern int mach64_dma_flush(struct drm_device *dev, void *data,
122 struct drm_file *file_priv);
123 extern int mach64_engine_reset(struct drm_device *dev, void *data,
124 struct drm_file *file_priv);
125 extern int mach64_dma_buffers(struct drm_device *dev, void *data,
126 struct drm_file *file_priv);
127 extern void mach64_driver_lastclose(struct drm_device * dev);
129 extern int mach64_init_freelist(struct drm_device * dev);
130 extern void mach64_destroy_freelist(struct drm_device * dev);
131 extern struct drm_buf *mach64_freelist_get(drm_mach64_private_t * dev_priv);
132 extern int mach64_freelist_put(drm_mach64_private_t * dev_priv,
133 struct drm_buf * copy_buf);
135 extern int mach64_do_wait_for_fifo(drm_mach64_private_t * dev_priv,
136 int entries);
137 extern int mach64_do_wait_for_idle(drm_mach64_private_t * dev_priv);
138 extern int mach64_wait_ring(drm_mach64_private_t * dev_priv, int n);
139 extern int mach64_do_dispatch_pseudo_dma(drm_mach64_private_t * dev_priv);
140 extern int mach64_do_release_used_buffers(drm_mach64_private_t * dev_priv);
141 extern void mach64_dump_engine_info(drm_mach64_private_t * dev_priv);
142 extern void mach64_dump_ring_info(drm_mach64_private_t * dev_priv);
143 extern int mach64_do_engine_reset(drm_mach64_private_t * dev_priv);
145 extern int mach64_add_buf_to_ring(drm_mach64_private_t *dev_priv,
146 drm_mach64_freelist_t *_entry);
147 extern int mach64_add_hostdata_buf_to_ring(drm_mach64_private_t *dev_priv,
148 drm_mach64_freelist_t *_entry);
150 extern int mach64_do_dma_idle(drm_mach64_private_t * dev_priv);
151 extern int mach64_do_dma_flush(drm_mach64_private_t * dev_priv);
152 extern int mach64_do_cleanup_dma(struct drm_device * dev);
154 /* mach64_state.c */
155 extern int mach64_dma_clear(struct drm_device *dev, void *data,
156 struct drm_file *file_priv);
157 extern int mach64_dma_swap(struct drm_device *dev, void *data,
158 struct drm_file *file_priv);
159 extern int mach64_dma_vertex(struct drm_device *dev, void *data,
160 struct drm_file *file_priv);
161 extern int mach64_dma_blit(struct drm_device *dev, void *data,
162 struct drm_file *file_priv);
163 extern int mach64_get_param(struct drm_device *dev, void *data,
164 struct drm_file *file_priv);
165 extern int mach64_driver_vblank_wait(struct drm_device * dev,
166 unsigned int *sequence);
168 extern irqreturn_t mach64_driver_irq_handler(DRM_IRQ_ARGS);
169 extern void mach64_driver_irq_preinstall(struct drm_device * dev);
170 extern void mach64_driver_irq_postinstall(struct drm_device * dev);
171 extern void mach64_driver_irq_uninstall(struct drm_device * dev);
173 /* ================================================================
174 * Registers
177 #define MACH64_AGP_BASE 0x0148
178 #define MACH64_AGP_CNTL 0x014c
179 #define MACH64_ALPHA_TST_CNTL 0x0550
181 #define MACH64_DSP_CONFIG 0x0420
182 #define MACH64_DSP_ON_OFF 0x0424
183 #define MACH64_EXT_MEM_CNTL 0x04ac
184 #define MACH64_GEN_TEST_CNTL 0x04d0
185 #define MACH64_HW_DEBUG 0x047c
186 #define MACH64_MEM_ADDR_CONFIG 0x0434
187 #define MACH64_MEM_BUF_CNTL 0x042c
188 #define MACH64_MEM_CNTL 0x04b0
190 #define MACH64_BM_ADDR 0x0648
191 #define MACH64_BM_COMMAND 0x0188
192 #define MACH64_BM_DATA 0x0648
193 #define MACH64_BM_FRAME_BUF_OFFSET 0x0180
194 #define MACH64_BM_GUI_TABLE 0x01b8
195 #define MACH64_BM_GUI_TABLE_CMD 0x064c
196 # define MACH64_CIRCULAR_BUF_SIZE_16KB (0 << 0)
197 # define MACH64_CIRCULAR_BUF_SIZE_32KB (1 << 0)
198 # define MACH64_CIRCULAR_BUF_SIZE_64KB (2 << 0)
199 # define MACH64_CIRCULAR_BUF_SIZE_128KB (3 << 0)
200 # define MACH64_LAST_DESCRIPTOR (1 << 31)
201 #define MACH64_BM_HOSTDATA 0x0644
202 #define MACH64_BM_STATUS 0x018c
203 #define MACH64_BM_SYSTEM_MEM_ADDR 0x0184
204 #define MACH64_BM_SYSTEM_TABLE 0x01bc
205 #define MACH64_BUS_CNTL 0x04a0
206 # define MACH64_BUS_MSTR_RESET (1 << 1)
207 # define MACH64_BUS_APER_REG_DIS (1 << 4)
208 # define MACH64_BUS_FLUSH_BUF (1 << 2)
209 # define MACH64_BUS_MASTER_DIS (1 << 6)
210 # define MACH64_BUS_EXT_REG_EN (1 << 27)
212 #define MACH64_CLR_CMP_CLR 0x0700
213 #define MACH64_CLR_CMP_CNTL 0x0708
214 #define MACH64_CLR_CMP_MASK 0x0704
215 #define MACH64_CONFIG_CHIP_ID 0x04e0
216 #define MACH64_CONFIG_CNTL 0x04dc
217 #define MACH64_CONFIG_STAT0 0x04e4
218 #define MACH64_CONFIG_STAT1 0x0494
219 #define MACH64_CONFIG_STAT2 0x0498
220 #define MACH64_CONTEXT_LOAD_CNTL 0x072c
221 #define MACH64_CONTEXT_MASK 0x0720
222 #define MACH64_COMPOSITE_SHADOW_ID 0x0798
223 #define MACH64_CRC_SIG 0x04e8
224 #define MACH64_CUSTOM_MACRO_CNTL 0x04d4
226 #define MACH64_DP_BKGD_CLR 0x06c0
227 #define MACH64_DP_FOG_CLR 0x06c4
228 #define MACH64_DP_FGRD_BKGD_CLR 0x06e0
229 #define MACH64_DP_FRGD_CLR 0x06c4
230 #define MACH64_DP_FGRD_CLR_MIX 0x06dc
232 #define MACH64_DP_MIX 0x06d4
233 # define BKGD_MIX_NOT_D (0 << 0)
234 # define BKGD_MIX_ZERO (1 << 0)
235 # define BKGD_MIX_ONE (2 << 0)
236 # define MACH64_BKGD_MIX_D (3 << 0)
237 # define BKGD_MIX_NOT_S (4 << 0)
238 # define BKGD_MIX_D_XOR_S (5 << 0)
239 # define BKGD_MIX_NOT_D_XOR_S (6 << 0)
240 # define MACH64_BKGD_MIX_S (7 << 0)
241 # define BKGD_MIX_NOT_D_OR_NOT_S (8 << 0)
242 # define BKGD_MIX_D_OR_NOT_S (9 << 0)
243 # define BKGD_MIX_NOT_D_OR_S (10 << 0)
244 # define BKGD_MIX_D_OR_S (11 << 0)
245 # define BKGD_MIX_D_AND_S (12 << 0)
246 # define BKGD_MIX_NOT_D_AND_S (13 << 0)
247 # define BKGD_MIX_D_AND_NOT_S (14 << 0)
248 # define BKGD_MIX_NOT_D_AND_NOT_S (15 << 0)
249 # define BKGD_MIX_D_PLUS_S_DIV2 (23 << 0)
250 # define FRGD_MIX_NOT_D (0 << 16)
251 # define FRGD_MIX_ZERO (1 << 16)
252 # define FRGD_MIX_ONE (2 << 16)
253 # define FRGD_MIX_D (3 << 16)
254 # define FRGD_MIX_NOT_S (4 << 16)
255 # define FRGD_MIX_D_XOR_S (5 << 16)
256 # define FRGD_MIX_NOT_D_XOR_S (6 << 16)
257 # define MACH64_FRGD_MIX_S (7 << 16)
258 # define FRGD_MIX_NOT_D_OR_NOT_S (8 << 16)
259 # define FRGD_MIX_D_OR_NOT_S (9 << 16)
260 # define FRGD_MIX_NOT_D_OR_S (10 << 16)
261 # define FRGD_MIX_D_OR_S (11 << 16)
262 # define FRGD_MIX_D_AND_S (12 << 16)
263 # define FRGD_MIX_NOT_D_AND_S (13 << 16)
264 # define FRGD_MIX_D_AND_NOT_S (14 << 16)
265 # define FRGD_MIX_NOT_D_AND_NOT_S (15 << 16)
266 # define FRGD_MIX_D_PLUS_S_DIV2 (23 << 16)
268 #define MACH64_DP_PIX_WIDTH 0x06d0
269 # define MACH64_HOST_TRIPLE_ENABLE (1 << 13)
270 # define MACH64_BYTE_ORDER_MSB_TO_LSB (0 << 24)
271 # define MACH64_BYTE_ORDER_LSB_TO_MSB (1 << 24)
273 #define MACH64_DP_SRC 0x06d8
274 # define MACH64_BKGD_SRC_BKGD_CLR (0 << 0)
275 # define MACH64_BKGD_SRC_FRGD_CLR (1 << 0)
276 # define MACH64_BKGD_SRC_HOST (2 << 0)
277 # define MACH64_BKGD_SRC_BLIT (3 << 0)
278 # define MACH64_BKGD_SRC_PATTERN (4 << 0)
279 # define MACH64_BKGD_SRC_3D (5 << 0)
280 # define MACH64_FRGD_SRC_BKGD_CLR (0 << 8)
281 # define MACH64_FRGD_SRC_FRGD_CLR (1 << 8)
282 # define MACH64_FRGD_SRC_HOST (2 << 8)
283 # define MACH64_FRGD_SRC_BLIT (3 << 8)
284 # define MACH64_FRGD_SRC_PATTERN (4 << 8)
285 # define MACH64_FRGD_SRC_3D (5 << 8)
286 # define MACH64_MONO_SRC_ONE (0 << 16)
287 # define MACH64_MONO_SRC_PATTERN (1 << 16)
288 # define MACH64_MONO_SRC_HOST (2 << 16)
289 # define MACH64_MONO_SRC_BLIT (3 << 16)
291 #define MACH64_DP_WRITE_MASK 0x06c8
293 #define MACH64_DST_CNTL 0x0530
294 # define MACH64_DST_X_RIGHT_TO_LEFT (0 << 0)
295 # define MACH64_DST_X_LEFT_TO_RIGHT (1 << 0)
296 # define MACH64_DST_Y_BOTTOM_TO_TOP (0 << 1)
297 # define MACH64_DST_Y_TOP_TO_BOTTOM (1 << 1)
298 # define MACH64_DST_X_MAJOR (0 << 2)
299 # define MACH64_DST_Y_MAJOR (1 << 2)
300 # define MACH64_DST_X_TILE (1 << 3)
301 # define MACH64_DST_Y_TILE (1 << 4)
302 # define MACH64_DST_LAST_PEL (1 << 5)
303 # define MACH64_DST_POLYGON_ENABLE (1 << 6)
304 # define MACH64_DST_24_ROTATION_ENABLE (1 << 7)
306 #define MACH64_DST_HEIGHT_WIDTH 0x0518
307 #define MACH64_DST_OFF_PITCH 0x0500
308 #define MACH64_DST_WIDTH_HEIGHT 0x06ec
309 #define MACH64_DST_X_Y 0x06e8
310 #define MACH64_DST_Y_X 0x050c
312 #define MACH64_FIFO_STAT 0x0710
313 # define MACH64_FIFO_SLOT_MASK 0x0000ffff
314 # define MACH64_FIFO_ERR (1 << 31)
316 #define MACH64_GEN_TEST_CNTL 0x04d0
317 # define MACH64_GUI_ENGINE_ENABLE (1 << 8)
318 #define MACH64_GUI_CMDFIFO_DEBUG 0x0170
319 #define MACH64_GUI_CMDFIFO_DATA 0x0174
320 #define MACH64_GUI_CNTL 0x0178
321 # define MACH64_CMDFIFO_SIZE_MASK 0x00000003ul
322 # define MACH64_CMDFIFO_SIZE_192 0x00000000ul
323 # define MACH64_CMDFIFO_SIZE_128 0x00000001ul
324 # define MACH64_CMDFIFO_SIZE_64 0x00000002ul
325 #define MACH64_GUI_STAT 0x0738
326 # define MACH64_GUI_ACTIVE (1 << 0)
327 #define MACH64_GUI_TRAJ_CNTL 0x0730
329 #define MACH64_HOST_CNTL 0x0640
330 #define MACH64_HOST_DATA0 0x0600
332 #define MACH64_ONE_OVER_AREA 0x029c
333 #define MACH64_ONE_OVER_AREA_UC 0x0300
335 #define MACH64_PAT_REG0 0x0680
336 #define MACH64_PAT_REG1 0x0684
338 #define MACH64_SC_LEFT 0x06a0
339 #define MACH64_SC_RIGHT 0x06a4
340 #define MACH64_SC_LEFT_RIGHT 0x06a8
341 #define MACH64_SC_TOP 0x06ac
342 #define MACH64_SC_BOTTOM 0x06b0
343 #define MACH64_SC_TOP_BOTTOM 0x06b4
345 #define MACH64_SCALE_3D_CNTL 0x05fc
346 #define MACH64_SCRATCH_REG0 0x0480
347 #define MACH64_SCRATCH_REG1 0x0484
348 #define MACH64_SECONDARY_TEX_OFF 0x0778
349 #define MACH64_SETUP_CNTL 0x0304
350 #define MACH64_SRC_CNTL 0x05b4
351 # define MACH64_SRC_BM_ENABLE (1 << 8)
352 # define MACH64_SRC_BM_SYNC (1 << 9)
353 # define MACH64_SRC_BM_OP_FRAME_TO_SYSTEM (0 << 10)
354 # define MACH64_SRC_BM_OP_SYSTEM_TO_FRAME (1 << 10)
355 # define MACH64_SRC_BM_OP_REG_TO_SYSTEM (2 << 10)
356 # define MACH64_SRC_BM_OP_SYSTEM_TO_REG (3 << 10)
357 #define MACH64_SRC_HEIGHT1 0x0594
358 #define MACH64_SRC_HEIGHT2 0x05ac
359 #define MACH64_SRC_HEIGHT1_WIDTH1 0x0598
360 #define MACH64_SRC_HEIGHT2_WIDTH2 0x05b0
361 #define MACH64_SRC_OFF_PITCH 0x0580
362 #define MACH64_SRC_WIDTH1 0x0590
363 #define MACH64_SRC_Y_X 0x058c
365 #define MACH64_TEX_0_OFF 0x05c0
366 #define MACH64_TEX_CNTL 0x0774
367 #define MACH64_TEX_SIZE_PITCH 0x0770
368 #define MACH64_TIMER_CONFIG 0x0428
370 #define MACH64_VERTEX_1_ARGB 0x0254
371 #define MACH64_VERTEX_1_S 0x0240
372 #define MACH64_VERTEX_1_SECONDARY_S 0x0328
373 #define MACH64_VERTEX_1_SECONDARY_T 0x032c
374 #define MACH64_VERTEX_1_SECONDARY_W 0x0330
375 #define MACH64_VERTEX_1_SPEC_ARGB 0x024c
376 #define MACH64_VERTEX_1_T 0x0244
377 #define MACH64_VERTEX_1_W 0x0248
378 #define MACH64_VERTEX_1_X_Y 0x0258
379 #define MACH64_VERTEX_1_Z 0x0250
380 #define MACH64_VERTEX_2_ARGB 0x0274
381 #define MACH64_VERTEX_2_S 0x0260
382 #define MACH64_VERTEX_2_SECONDARY_S 0x0334
383 #define MACH64_VERTEX_2_SECONDARY_T 0x0338
384 #define MACH64_VERTEX_2_SECONDARY_W 0x033c
385 #define MACH64_VERTEX_2_SPEC_ARGB 0x026c
386 #define MACH64_VERTEX_2_T 0x0264
387 #define MACH64_VERTEX_2_W 0x0268
388 #define MACH64_VERTEX_2_X_Y 0x0278
389 #define MACH64_VERTEX_2_Z 0x0270
390 #define MACH64_VERTEX_3_ARGB 0x0294
391 #define MACH64_VERTEX_3_S 0x0280
392 #define MACH64_VERTEX_3_SECONDARY_S 0x02a0
393 #define MACH64_VERTEX_3_SECONDARY_T 0x02a4
394 #define MACH64_VERTEX_3_SECONDARY_W 0x02a8
395 #define MACH64_VERTEX_3_SPEC_ARGB 0x028c
396 #define MACH64_VERTEX_3_T 0x0284
397 #define MACH64_VERTEX_3_W 0x0288
398 #define MACH64_VERTEX_3_X_Y 0x0298
399 #define MACH64_VERTEX_3_Z 0x0290
401 #define MACH64_Z_CNTL 0x054c
402 #define MACH64_Z_OFF_PITCH 0x0548
404 #define MACH64_CRTC_VLINE_CRNT_VLINE 0x0410
405 # define MACH64_CRTC_VLINE_MASK 0x000007ff
406 # define MACH64_CRTC_CRNT_VLINE_MASK 0x07ff0000
407 #define MACH64_CRTC_OFF_PITCH 0x0414
408 #define MACH64_CRTC_INT_CNTL 0x0418
409 # define MACH64_CRTC_VBLANK (1 << 0)
410 # define MACH64_CRTC_VBLANK_INT_EN (1 << 1)
411 # define MACH64_CRTC_VBLANK_INT (1 << 2)
412 # define MACH64_CRTC_VLINE_INT_EN (1 << 3)
413 # define MACH64_CRTC_VLINE_INT (1 << 4)
414 # define MACH64_CRTC_VLINE_SYNC (1 << 5) /* 0=even, 1=odd */
415 # define MACH64_CRTC_FRAME (1 << 6) /* 0=even, 1=odd */
416 # define MACH64_CRTC_SNAPSHOT_INT_EN (1 << 7)
417 # define MACH64_CRTC_SNAPSHOT_INT (1 << 8)
418 # define MACH64_CRTC_I2C_INT_EN (1 << 9)
419 # define MACH64_CRTC_I2C_INT (1 << 10)
420 # define MACH64_CRTC2_VBLANK (1 << 11) /* LT Pro */
421 # define MACH64_CRTC2_VBLANK_INT_EN (1 << 12) /* LT Pro */
422 # define MACH64_CRTC2_VBLANK_INT (1 << 13) /* LT Pro */
423 # define MACH64_CRTC2_VLINE_INT_EN (1 << 14) /* LT Pro */
424 # define MACH64_CRTC2_VLINE_INT (1 << 15) /* LT Pro */
425 # define MACH64_CRTC_CAPBUF0_INT_EN (1 << 16)
426 # define MACH64_CRTC_CAPBUF0_INT (1 << 17)
427 # define MACH64_CRTC_CAPBUF1_INT_EN (1 << 18)
428 # define MACH64_CRTC_CAPBUF1_INT (1 << 19)
429 # define MACH64_CRTC_OVERLAY_EOF_INT_EN (1 << 20)
430 # define MACH64_CRTC_OVERLAY_EOF_INT (1 << 21)
431 # define MACH64_CRTC_ONESHOT_CAP_INT_EN (1 << 22)
432 # define MACH64_CRTC_ONESHOT_CAP_INT (1 << 23)
433 # define MACH64_CRTC_BUSMASTER_EOL_INT_EN (1 << 24)
434 # define MACH64_CRTC_BUSMASTER_EOL_INT (1 << 25)
435 # define MACH64_CRTC_GP_INT_EN (1 << 26)
436 # define MACH64_CRTC_GP_INT (1 << 27)
437 # define MACH64_CRTC2_VLINE_SYNC (1 << 28) /* LT Pro */ /* 0=even, 1=odd */
438 # define MACH64_CRTC_SNAPSHOT2_INT_EN (1 << 29) /* LT Pro */
439 # define MACH64_CRTC_SNAPSHOT2_INT (1 << 30) /* LT Pro */
440 # define MACH64_CRTC_VBLANK2_INT (1 << 31)
441 # define MACH64_CRTC_INT_ENS \
443 MACH64_CRTC_VBLANK_INT_EN | \
444 MACH64_CRTC_VLINE_INT_EN | \
445 MACH64_CRTC_SNAPSHOT_INT_EN | \
446 MACH64_CRTC_I2C_INT_EN | \
447 MACH64_CRTC2_VBLANK_INT_EN | \
448 MACH64_CRTC2_VLINE_INT_EN | \
449 MACH64_CRTC_CAPBUF0_INT_EN | \
450 MACH64_CRTC_CAPBUF1_INT_EN | \
451 MACH64_CRTC_OVERLAY_EOF_INT_EN | \
452 MACH64_CRTC_ONESHOT_CAP_INT_EN | \
453 MACH64_CRTC_BUSMASTER_EOL_INT_EN | \
454 MACH64_CRTC_GP_INT_EN | \
455 MACH64_CRTC_SNAPSHOT2_INT_EN | \
458 # define MACH64_CRTC_INT_ACKS \
460 MACH64_CRTC_VBLANK_INT | \
461 MACH64_CRTC_VLINE_INT | \
462 MACH64_CRTC_SNAPSHOT_INT | \
463 MACH64_CRTC_I2C_INT | \
464 MACH64_CRTC2_VBLANK_INT | \
465 MACH64_CRTC2_VLINE_INT | \
466 MACH64_CRTC_CAPBUF0_INT | \
467 MACH64_CRTC_CAPBUF1_INT | \
468 MACH64_CRTC_OVERLAY_EOF_INT | \
469 MACH64_CRTC_ONESHOT_CAP_INT | \
470 MACH64_CRTC_BUSMASTER_EOL_INT | \
471 MACH64_CRTC_GP_INT | \
472 MACH64_CRTC_SNAPSHOT2_INT | \
473 MACH64_CRTC_VBLANK2_INT | \
477 #define MACH64_DATATYPE_CI8 2
478 #define MACH64_DATATYPE_ARGB1555 3
479 #define MACH64_DATATYPE_RGB565 4
480 #define MACH64_DATATYPE_ARGB8888 6
481 #define MACH64_DATATYPE_RGB332 7
482 #define MACH64_DATATYPE_Y8 8
483 #define MACH64_DATATYPE_RGB8 9
484 #define MACH64_DATATYPE_VYUY422 11
485 #define MACH64_DATATYPE_YVYU422 12
486 #define MACH64_DATATYPE_AYUV444 14
487 #define MACH64_DATATYPE_ARGB4444 15
489 #define MACH64_READ(reg) DRM_READ32(dev_priv->mmio, (reg) )
490 #define MACH64_WRITE(reg,val) DRM_WRITE32(dev_priv->mmio, (reg), (val) )
492 #define DWMREG0 0x0400
493 #define DWMREG0_END 0x07ff
494 #define DWMREG1 0x0000
495 #define DWMREG1_END 0x03ff
497 #define ISREG0(r) (((r) >= DWMREG0) && ((r) <= DWMREG0_END))
498 #define DMAREG0(r) (((r) - DWMREG0) >> 2)
499 #define DMAREG1(r) ((((r) - DWMREG1) >> 2 ) | 0x0100)
500 #define DMAREG(r) (ISREG0(r) ? DMAREG0(r) : DMAREG1(r))
502 #define MMREG0 0x0000
503 #define MMREG0_END 0x00ff
505 #define ISMMREG0(r) (((r) >= MMREG0) && ((r) <= MMREG0_END))
506 #define MMSELECT0(r) (((r) << 2) + DWMREG0)
507 #define MMSELECT1(r) (((((r) & 0xff) << 2) + DWMREG1))
508 #define MMSELECT(r) (ISMMREG0(r) ? MMSELECT0(r) : MMSELECT1(r))
510 /* ================================================================
511 * DMA constants
514 /* DMA descriptor field indices:
515 * The descriptor fields are loaded into the read-only
516 * BM_* system bus master registers during a bus-master operation
518 #define MACH64_DMA_FRAME_BUF_OFFSET 0 /* BM_FRAME_BUF_OFFSET */
519 #define MACH64_DMA_SYS_MEM_ADDR 1 /* BM_SYSTEM_MEM_ADDR */
520 #define MACH64_DMA_COMMAND 2 /* BM_COMMAND */
521 #define MACH64_DMA_RESERVED 3 /* BM_STATUS */
523 /* BM_COMMAND descriptor field flags */
524 #define MACH64_DMA_HOLD_OFFSET (1<<30) /* Don't increment DMA_FRAME_BUF_OFFSET */
525 #define MACH64_DMA_EOL (1<<31) /* End of descriptor list flag */
527 #define MACH64_DMA_CHUNKSIZE 0x1000 /* 4kB per DMA descriptor */
528 #define MACH64_APERTURE_OFFSET 0x7ff800 /* frame-buffer offset for gui-masters */
530 /* ================================================================
531 * Ring operations
533 * Since the Mach64 bus master engine requires polling, these functions end
534 * up being called frequently, hence being inline.
537 static __inline__ void mach64_ring_start(drm_mach64_private_t * dev_priv)
539 drm_mach64_descriptor_ring_t *ring = &dev_priv->ring;
541 DRM_DEBUG("head_addr: 0x%08x head: %d tail: %d space: %d\n",
542 ring->head_addr, ring->head, ring->tail, ring->space);
544 if (mach64_do_wait_for_idle(dev_priv) < 0) {
545 mach64_do_engine_reset(dev_priv);
548 if (dev_priv->driver_mode != MACH64_MODE_MMIO) {
549 /* enable bus mastering and block 1 registers */
550 MACH64_WRITE(MACH64_BUS_CNTL,
551 (MACH64_READ(MACH64_BUS_CNTL) &
552 ~MACH64_BUS_MASTER_DIS)
553 | MACH64_BUS_EXT_REG_EN);
554 mach64_do_wait_for_idle(dev_priv);
557 /* reset descriptor table ring head */
558 MACH64_WRITE(MACH64_BM_GUI_TABLE_CMD,
559 ring->head_addr | MACH64_CIRCULAR_BUF_SIZE_16KB);
561 dev_priv->ring_running = 1;
564 static __inline__ void mach64_ring_resume(drm_mach64_private_t * dev_priv,
565 drm_mach64_descriptor_ring_t * ring)
567 DRM_DEBUG("head_addr: 0x%08x head: %d tail: %d space: %d\n",
568 ring->head_addr, ring->head, ring->tail, ring->space);
570 /* reset descriptor table ring head */
571 MACH64_WRITE(MACH64_BM_GUI_TABLE_CMD,
572 ring->head_addr | MACH64_CIRCULAR_BUF_SIZE_16KB);
574 if (dev_priv->driver_mode == MACH64_MODE_MMIO) {
575 mach64_do_dispatch_pseudo_dma(dev_priv);
576 } else {
577 /* enable GUI bus mastering, and sync the bus master to the GUI */
578 MACH64_WRITE(MACH64_SRC_CNTL,
579 MACH64_SRC_BM_ENABLE | MACH64_SRC_BM_SYNC |
580 MACH64_SRC_BM_OP_SYSTEM_TO_REG);
582 /* kick off the transfer */
583 MACH64_WRITE(MACH64_DST_HEIGHT_WIDTH, 0);
584 if (dev_priv->driver_mode == MACH64_MODE_DMA_SYNC) {
585 if ((mach64_do_wait_for_idle(dev_priv)) < 0) {
586 DRM_ERROR("idle failed, resetting engine\n");
587 mach64_dump_engine_info(dev_priv);
588 mach64_do_engine_reset(dev_priv);
589 return;
591 mach64_do_release_used_buffers(dev_priv);
597 * Poll the ring head and make sure the bus master is alive.
599 * Mach64's bus master engine will stop if there are no more entries to process.
600 * This function polls the engine for the last processed entry and calls
601 * mach64_ring_resume if there is an unprocessed entry.
603 * Note also that, since we update the ring tail while the bus master engine is
604 * in operation, it is possible that the last tail update was too late to be
605 * processed, and the bus master engine stops at the previous tail position.
606 * Therefore it is important to call this function frequently.
608 static __inline__ void mach64_ring_tick(drm_mach64_private_t * dev_priv,
609 drm_mach64_descriptor_ring_t * ring)
611 DRM_DEBUG("head_addr: 0x%08x head: %d tail: %d space: %d\n",
612 ring->head_addr, ring->head, ring->tail, ring->space);
614 if (!dev_priv->ring_running) {
615 mach64_ring_start(dev_priv);
617 if (ring->head != ring->tail) {
618 mach64_ring_resume(dev_priv, ring);
620 } else {
621 /* GUI_ACTIVE must be read before BM_GUI_TABLE to
622 * correctly determine the ring head
624 int gui_active =
625 MACH64_READ(MACH64_GUI_STAT) & MACH64_GUI_ACTIVE;
627 ring->head_addr = MACH64_READ(MACH64_BM_GUI_TABLE) & 0xfffffff0;
629 if (gui_active) {
630 /* If not idle, BM_GUI_TABLE points one descriptor
631 * past the current head
633 if (ring->head_addr == ring->start_addr) {
634 ring->head_addr += ring->size;
636 ring->head_addr -= 4 * sizeof(u32);
639 if (ring->head_addr < ring->start_addr ||
640 ring->head_addr >= ring->start_addr + ring->size) {
641 DRM_ERROR("bad ring head address: 0x%08x\n",
642 ring->head_addr);
643 mach64_dump_ring_info(dev_priv);
644 mach64_do_engine_reset(dev_priv);
645 return;
648 ring->head = (ring->head_addr - ring->start_addr) / sizeof(u32);
650 if (!gui_active && ring->head != ring->tail) {
651 mach64_ring_resume(dev_priv, ring);
656 static __inline__ void mach64_ring_stop(drm_mach64_private_t * dev_priv)
658 DRM_DEBUG("head_addr: 0x%08x head: %d tail: %d space: %d\n",
659 dev_priv->ring.head_addr, dev_priv->ring.head,
660 dev_priv->ring.tail, dev_priv->ring.space);
662 /* restore previous SRC_CNTL to disable busmastering */
663 mach64_do_wait_for_fifo(dev_priv, 1);
664 MACH64_WRITE(MACH64_SRC_CNTL, 0);
666 /* disable busmastering but keep the block 1 registers enabled */
667 mach64_do_wait_for_idle(dev_priv);
668 MACH64_WRITE(MACH64_BUS_CNTL, MACH64_READ(MACH64_BUS_CNTL)
669 | MACH64_BUS_MASTER_DIS | MACH64_BUS_EXT_REG_EN);
671 dev_priv->ring_running = 0;
674 static __inline__ void
675 mach64_update_ring_snapshot(drm_mach64_private_t * dev_priv)
677 drm_mach64_descriptor_ring_t *ring = &dev_priv->ring;
679 DRM_DEBUG("\n");
681 mach64_ring_tick(dev_priv, ring);
683 ring->space = (ring->head - ring->tail) * sizeof(u32);
684 if (ring->space <= 0) {
685 ring->space += ring->size;
689 /* ================================================================
690 * DMA macros
692 * Mach64's ring buffer doesn't take register writes directly. These
693 * have to be written indirectly in DMA buffers. These macros simplify
694 * the task of setting up a buffer, writing commands to it, and
695 * queuing the buffer in the ring.
698 #define DMALOCALS \
699 drm_mach64_freelist_t *_entry = NULL; \
700 struct drm_buf *_buf = NULL; \
701 u32 *_buf_wptr; int _outcount
703 #define GETBUFPTR( __buf ) \
704 ((dev_priv->is_pci) ? \
705 ((u32 *)(__buf)->address) : \
706 ((u32 *)((char *)dev_priv->dev_buffers->handle + (__buf)->offset)))
708 #define GETBUFADDR( __buf ) ((u32)(__buf)->bus_address)
710 #define GETRINGOFFSET() (_entry->ring_ofs)
712 static __inline__ int mach64_find_pending_buf_entry(drm_mach64_private_t *
713 dev_priv,
714 drm_mach64_freelist_t **
715 entry, struct drm_buf * buf)
717 struct list_head *ptr;
718 #if MACH64_EXTRA_CHECKING
719 if (list_empty(&dev_priv->pending)) {
720 DRM_ERROR("Empty pending list in \n");
721 return -EINVAL;
723 #endif
724 ptr = dev_priv->pending.prev;
725 *entry = list_entry(ptr, drm_mach64_freelist_t, list);
726 while ((*entry)->buf != buf) {
727 if (ptr == &dev_priv->pending) {
728 return -EFAULT;
730 ptr = ptr->prev;
731 *entry = list_entry(ptr, drm_mach64_freelist_t, list);
733 return 0;
736 #define DMASETPTR( _p ) \
737 do { \
738 _buf = (_p); \
739 _outcount = 0; \
740 _buf_wptr = GETBUFPTR( _buf ); \
741 } while(0)
743 /* FIXME: use a private set of smaller buffers for state emits, clears, and swaps? */
744 #define DMAGETPTR( file_priv, dev_priv, n ) \
745 do { \
746 if ( MACH64_VERBOSE ) { \
747 DRM_INFO( "DMAGETPTR( %d )\n", (n) ); \
749 _buf = mach64_freelist_get( dev_priv ); \
750 if (_buf == NULL) { \
751 DRM_ERROR("couldn't get buffer in DMAGETPTR\n"); \
752 return -EAGAIN; \
754 if (_buf->pending) { \
755 DRM_ERROR("pending buf in DMAGETPTR\n"); \
756 return -EFAULT; \
758 _buf->file_priv = file_priv; \
759 _outcount = 0; \
761 _buf_wptr = GETBUFPTR( _buf ); \
762 } while (0)
764 #define DMAOUTREG( reg, val ) \
765 do { \
766 if ( MACH64_VERBOSE ) { \
767 DRM_INFO( " DMAOUTREG( 0x%x = 0x%08x )\n", \
768 reg, val ); \
770 _buf_wptr[_outcount++] = cpu_to_le32(DMAREG(reg)); \
771 _buf_wptr[_outcount++] = cpu_to_le32((val)); \
772 _buf->used += 8; \
773 } while (0)
775 #define DMAADVANCE( dev_priv, _discard ) \
776 do { \
777 struct list_head *ptr; \
778 int ret; \
780 if ( MACH64_VERBOSE ) { \
781 DRM_INFO( "DMAADVANCE() in \n" ); \
784 if (_buf->used <= 0) { \
785 DRM_ERROR( "DMAADVANCE(): sending empty buf %d\n", \
786 _buf->idx ); \
787 return -EFAULT; \
789 if (_buf->pending) { \
790 /* This is a resued buffer, so we need to find it in the pending list */ \
791 if ((ret = mach64_find_pending_buf_entry(dev_priv, &_entry, _buf))) { \
792 DRM_ERROR( "DMAADVANCE(): couldn't find pending buf %d\n", _buf->idx ); \
793 return ret; \
795 if (_entry->discard) { \
796 DRM_ERROR( "DMAADVANCE(): sending discarded pending buf %d\n", _buf->idx ); \
797 return -EFAULT; \
799 } else { \
800 if (list_empty(&dev_priv->placeholders)) { \
801 DRM_ERROR( "DMAADVANCE(): empty placeholder list\n"); \
802 return -EFAULT; \
804 ptr = dev_priv->placeholders.next; \
805 list_del(ptr); \
806 _entry = list_entry(ptr, drm_mach64_freelist_t, list); \
807 _buf->pending = 1; \
808 _entry->buf = _buf; \
809 list_add_tail(ptr, &dev_priv->pending); \
811 _entry->discard = (_discard); \
812 if ((ret = mach64_add_buf_to_ring( dev_priv, _entry ))) \
813 return ret; \
814 } while (0)
816 #define DMADISCARDBUF() \
817 do { \
818 if (_entry == NULL) { \
819 int ret; \
820 if ((ret = mach64_find_pending_buf_entry(dev_priv, &_entry, _buf))) { \
821 DRM_ERROR( "couldn't find pending buf %d\n", \
822 _buf->idx ); \
823 return ret; \
826 _entry->discard = 1; \
827 } while(0)
829 #define DMAADVANCEHOSTDATA( dev_priv ) \
830 do { \
831 struct list_head *ptr; \
832 int ret; \
834 if ( MACH64_VERBOSE ) { \
835 DRM_INFO( "DMAADVANCEHOSTDATA() in \n" ); \
838 if (_buf->used <= 0) { \
839 DRM_ERROR( "DMAADVANCEHOSTDATA(): sending empty buf %d\n", _buf->idx ); \
840 return -EFAULT; \
842 if (list_empty(&dev_priv->placeholders)) { \
843 DRM_ERROR( "empty placeholder list in DMAADVANCEHOSTDATA()\n" ); \
844 return -EFAULT; \
847 ptr = dev_priv->placeholders.next; \
848 list_del(ptr); \
849 _entry = list_entry(ptr, drm_mach64_freelist_t, list); \
850 _entry->buf = _buf; \
851 _entry->buf->pending = 1; \
852 list_add_tail(ptr, &dev_priv->pending); \
853 _entry->discard = 1; \
854 if ((ret = mach64_add_hostdata_buf_to_ring( dev_priv, _entry ))) \
855 return ret; \
856 } while (0)
858 #endif /* __MACH64_DRV_H__ */