alc: Sync w/ FreeBSD
[dragonfly.git] / sys / dev / netif / alc / if_alcreg.h
blobda78d9f0710867f5a12b33aa4d72ff143110e62e
1 /*-
2 * Copyright (c) 2009, Pyun YongHyeon <yongari@FreeBSD.org>
3 * All rights reserved.
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 * 1. Redistributions of source code must retain the above copyright
9 * notice unmodified, this list of conditions, and the following
10 * disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 * SUCH DAMAGE.
27 * $FreeBSD: src/sys/dev/alc/if_alcreg.h,v 1.1 2009/06/10 02:07:58 yongari Exp $
30 #ifndef _IF_ALCREG_H
31 #define _IF_ALCREG_H
34 * Atheros Communucations, Inc. PCI vendor ID
36 #define VENDORID_ATHEROS 0x1969
39 * Atheros AR813x/AR815x device ID
41 #define DEVICEID_ATHEROS_AR8132 0x1062 /* L2C */
42 #define DEVICEID_ATHEROS_AR8131 0x1063 /* L1C */
43 #define DEVICEID_ATHEROS_AR8151 0x1073 /* L1D V1.0 */
44 #define DEVICEID_ATHEROS_AR8151_V2 0x1083 /* L1D V2.0 */
45 #define DEVICEID_ATHEROS_AR8162 0x1090
46 #define DEVICEID_ATHEROS_AR8161 0x1091
47 #define DEVICEID_ATHEROS_AR8172 0x10A0
48 #define DEVICEID_ATHEROS_AR8171 0x10A1
49 #define DEVICEID_ATHEROS_AR8152_B 0x2060 /* L2C V1.1 */
50 #define DEVICEID_ATHEROS_AR8152_B2 0x2062 /* L2C V2.0 */
51 #define DEVICEID_ATHEROS_E2200 0xE091
52 #define DEVICEID_ATHEROS_E2400 0xE0A1
54 #define ATHEROS_AR8152_B_V10 0xC0
55 #define ATHEROS_AR8152_B_V11 0xC1
58 * Atheros AR816x/AR817x revisions
60 #define AR816X_REV_A0 0
61 #define AR816X_REV_A1 1
62 #define AR816X_REV_B0 2
63 #define AR816X_REV_C0 3
65 #define AR816X_REV_SHIFT 3
66 #define AR816X_REV(x) ((x) >> AR816X_REV_SHIFT)
69 * From FreeBSD dev/pci/pcireg.h
71 * PCIM_xxx: mask to locate subfield in register
72 * PCIR_xxx: config register offset
74 #define PCIR_EXPRESS_DEVICE_CTL 0x8
75 #define PCIR_EXPRESS_LINK_CAP 0xc
76 #define PCIR_EXPRESS_LINK_CTL 0x10
77 #define PCIM_EXP_CTL_MAX_READ_REQUEST 0x7000
78 #define PCIM_EXP_CTL_MAX_PAYLOAD 0x00e0
79 #define PCIM_LINK_CAP_ASPM 0x00000c00
81 /* 0x0000 - 0x02FF : PCIe configuration space */
83 #define ALC_PEX_UNC_ERR_SEV 0x10C
84 #define PEX_UNC_ERR_SEV_TRN 0x00000001
85 #define PEX_UNC_ERR_SEV_DLP 0x00000010
86 #define PEX_UNC_ERR_SEV_PSN_TLP 0x00001000
87 #define PEX_UNC_ERR_SEV_FCP 0x00002000
88 #define PEX_UNC_ERR_SEV_CPL_TO 0x00004000
89 #define PEX_UNC_ERR_SEV_CA 0x00008000
90 #define PEX_UNC_ERR_SEV_UC 0x00010000
91 #define PEX_UNC_ERR_SEV_ROV 0x00020000
92 #define PEX_UNC_ERR_SEV_MLFP 0x00040000
93 #define PEX_UNC_ERR_SEV_ECRC 0x00080000
94 #define PEX_UNC_ERR_SEV_UR 0x00100000
96 #define ALC_EEPROM_LD 0x204 /* AR816x */
97 #define EEPROM_LD_START 0x00000001
98 #define EEPROM_LD_IDLE 0x00000010
99 #define EEPROM_LD_DONE 0x00000000
100 #define EEPROM_LD_PROGRESS 0x00000020
101 #define EEPROM_LD_EXIST 0x00000100
102 #define EEPROM_LD_EEPROM_EXIST 0x00000200
103 #define EEPROM_LD_FLASH_EXIST 0x00000400
104 #define EEPROM_LD_FLASH_END_ADDR_MASK 0x03FF0000
105 #define EEPROM_LD_FLASH_END_ADDR_SHIFT 16
107 #define ALC_TWSI_CFG 0x218
108 #define TWSI_CFG_SW_LD_START 0x00000800
109 #define TWSI_CFG_HW_LD_START 0x00001000
110 #define TWSI_CFG_LD_EXIST 0x00400000
112 #define ALC_SLD 0x218 /* AR816x */
113 #define SLD_START 0x00000800
114 #define SLD_PROGRESS 0x00001000
115 #define SLD_IDLE 0x00002000
116 #define SLD_SLVADDR_MASK 0x007F0000
117 #define SLD_EXIST 0x00800000
118 #define SLD_FREQ_MASK 0x03000000
119 #define SLD_FREQ_100K 0x00000000
120 #define SLD_FREQ_200K 0x01000000
121 #define SLD_FREQ_300K 0x02000000
122 #define SLD_FREQ_400K 0x03000000
124 #define ALC_PCIE_PHYMISC 0x1000
125 #define PCIE_PHYMISC_FORCE_RCV_DET 0x00000004
127 #define ALC_PCIE_PHYMISC2 0x1004
128 #define PCIE_PHYMISC2_SERDES_CDR_MASK 0x00030000
129 #define PCIE_PHYMISC2_SERDES_TH_MASK 0x000C0000
130 #define PCIE_PHYMISC2_SERDES_CDR_SHIFT 16
131 #define PCIE_PHYMISC2_SERDES_TH_SHIFT 18
133 #define ALC_PDLL_TRNS1 0x1104
134 #define PDLL_TRNS1_D3PLLOFF_ENB 0x00000800
136 #define ALC_TWSI_DEBUG 0x1108
137 #define TWSI_DEBUG_DEV_EXIST 0x20000000
139 #define ALC_EEPROM_CFG 0x12C0
140 #define EEPROM_CFG_DATA_HI_MASK 0x0000FFFF
141 #define EEPROM_CFG_ADDR_MASK 0x03FF0000
142 #define EEPROM_CFG_ACK 0x40000000
143 #define EEPROM_CFG_RW 0x80000000
144 #define EEPROM_CFG_DATA_HI_SHIFT 0
145 #define EEPROM_CFG_ADDR_SHIFT 16
147 #define ALC_EEPROM_DATA_LO 0x12C4
149 #define ALC_OPT_CFG 0x12F0
150 #define OPT_CFG_CLK_ENB 0x00000002
152 #define ALC_PM_CFG 0x12F8
153 #define PM_CFG_SERDES_ENB 0x00000001
154 #define PM_CFG_RBER_ENB 0x00000002
155 #define PM_CFG_CLK_REQ_ENB 0x00000004
156 #define PM_CFG_ASPM_L1_ENB 0x00000008
157 #define PM_CFG_SERDES_L1_ENB 0x00000010
158 #define PM_CFG_SERDES_PLL_L1_ENB 0x00000020
159 #define PM_CFG_SERDES_PD_EX_L1 0x00000040
160 #define PM_CFG_SERDES_BUDS_RX_L1_ENB 0x00000080
161 #define PM_CFG_L0S_ENTRY_TIMER_MASK 0x00000F00
162 #define PM_CFG_RX_L1_AFTER_L0S 0x00000800
163 #define PM_CFG_ASPM_L0S_ENB 0x00001000
164 #define PM_CFG_CLK_SWH_L1 0x00002000
165 #define PM_CFG_CLK_PWM_VER1_1 0x00004000
166 #define PM_CFG_PCIE_RECV 0x00008000
167 #define PM_CFG_L1_ENTRY_TIMER_MASK 0x000F0000
168 #define PM_CFG_L1_ENTRY_TIMER_816X_MASK 0x00070000
169 #define PM_CFG_TX_L1_AFTER_L0S 0x00080000
170 #define PM_CFG_PM_REQ_TIMER_MASK 0x00F00000
171 #define PM_CFG_LCKDET_TIMER_MASK 0x0F000000
172 #define PM_CFG_EN_BUFS_RX_L0S 0x10000000
173 #define PM_CFG_SA_DLY_ENB 0x20000000
174 #define PM_CFG_MAC_ASPM_CHK 0x40000000
175 #define PM_CFG_HOTRST 0x80000000
176 #define PM_CFG_L0S_ENTRY_TIMER_SHIFT 8
177 #define PM_CFG_L1_ENTRY_TIMER_SHIFT 16
178 #define PM_CFG_PM_REQ_TIMER_SHIFT 20
179 #define PM_CFG_LCKDET_TIMER_SHIFT 24
181 #define PM_CFG_L0S_ENTRY_TIMER_DEFAULT 6
182 #define PM_CFG_L1_ENTRY_TIMER_DEFAULT 1
183 #define PM_CFG_L1_ENTRY_TIMER_816X_DEFAULT 4
184 #define PM_CFG_LCKDET_TIMER_DEFAULT 12
185 #define PM_CFG_PM_REQ_TIMER_DEFAULT 12
186 #define PM_CFG_PM_REQ_TIMER_816X_DEFAULT 15
188 #define ALC_LTSSM_ID_CFG 0x12FC
189 #define LTSSM_ID_WRO_ENB 0x00001000
191 #define ALC_MASTER_CFG 0x1400
192 #define MASTER_RESET 0x00000001
193 #define MASTER_TEST_MODE_MASK 0x0000000C
194 #define MASTER_BERT_START 0x00000010
195 #define MASTER_WAKEN_25M 0x00000020
196 #define MASTER_OOB_DIS_OFF 0x00000040
197 #define MASTER_SA_TIMER_ENB 0x00000080
198 #define MASTER_MTIMER_ENB 0x00000100
199 #define MASTER_MANUAL_INTR_ENB 0x00000200
200 #define MASTER_IM_TX_TIMER_ENB 0x00000400
201 #define MASTER_IM_RX_TIMER_ENB 0x00000800
202 #define MASTER_CLK_SEL_DIS 0x00001000
203 #define MASTER_CLK_SWH_MODE 0x00002000
204 #define MASTER_INTR_RD_CLR 0x00004000
205 #define MASTER_CHIP_REV_MASK 0x00FF0000
206 #define MASTER_CHIP_ID_MASK 0x7F000000
207 #define MASTER_OTP_SEL 0x80000000
208 #define MASTER_TEST_MODE_SHIFT 2
209 #define MASTER_CHIP_REV_SHIFT 16
210 #define MASTER_CHIP_ID_SHIFT 24
212 /* Number of ticks per usec for AR813x/AR815x. */
213 #define ALC_TICK_USECS 2
214 #define ALC_USECS(x) ((x) / ALC_TICK_USECS)
216 #define ALC_MANUAL_TIMER 0x1404
218 #define ALC_IM_TIMER 0x1408
219 #define IM_TIMER_TX_MASK 0x0000FFFF
220 #define IM_TIMER_RX_MASK 0xFFFF0000
221 #define IM_TIMER_TX_SHIFT 0
222 #define IM_TIMER_RX_SHIFT 16
223 #define ALC_IM_TIMER_MIN 0
224 #define ALC_IM_TIMER_MAX 130000 /* 130ms */
226 * 100us will ensure alc(4) wouldn't generate more than 10000 Rx
227 * interrupts in a second.
229 #define ALC_IM_RX_TIMER_DEFAULT 100 /* 100us */
231 * alc(4) does not rely on Tx completion interrupts, so set it
232 * somewhat large value to reduce Tx completion interrupts.
234 #define ALC_IM_TX_TIMER_DEFAULT 1000 /* 1ms */
236 #define ALC_GPHY_CFG 0x140C /* 16 bits, 32 bits on AR816x */
237 #define GPHY_CFG_EXT_RESET 0x0001
238 #define GPHY_CFG_RTL_MODE 0x0002
239 #define GPHY_CFG_LED_MODE 0x0004
240 #define GPHY_CFG_ANEG_NOW 0x0008
241 #define GPHY_CFG_RECV_ANEG 0x0010
242 #define GPHY_CFG_GATE_25M_ENB 0x0020
243 #define GPHY_CFG_LPW_EXIT 0x0040
244 #define GPHY_CFG_PHY_IDDQ 0x0080
245 #define GPHY_CFG_PHY_IDDQ_DIS 0x0100
246 #define GPHY_CFG_PCLK_SEL_DIS 0x0200
247 #define GPHY_CFG_HIB_EN 0x0400
248 #define GPHY_CFG_HIB_PULSE 0x0800
249 #define GPHY_CFG_SEL_ANA_RESET 0x1000
250 #define GPHY_CFG_PHY_PLL_ON 0x2000
251 #define GPHY_CFG_PWDOWN_HW 0x4000
252 #define GPHY_CFG_PHY_PLL_BYPASS 0x8000
253 #define GPHY_CFG_100AB_ENB 0x00020000
255 #define ALC_IDLE_STATUS 0x1410
256 #define IDLE_STATUS_RXMAC 0x00000001
257 #define IDLE_STATUS_TXMAC 0x00000002
258 #define IDLE_STATUS_RXQ 0x00000004
259 #define IDLE_STATUS_TXQ 0x00000008
260 #define IDLE_STATUS_DMARD 0x00000010
261 #define IDLE_STATUS_DMAWR 0x00000020
262 #define IDLE_STATUS_SMB 0x00000040
263 #define IDLE_STATUS_CMB 0x00000080
265 #define ALC_MDIO 0x1414
266 #define MDIO_DATA_MASK 0x0000FFFF
267 #define MDIO_REG_ADDR_MASK 0x001F0000
268 #define MDIO_OP_READ 0x00200000
269 #define MDIO_OP_WRITE 0x00000000
270 #define MDIO_SUP_PREAMBLE 0x00400000
271 #define MDIO_OP_EXECUTE 0x00800000
272 #define MDIO_CLK_25_4 0x00000000
273 #define MDIO_CLK_25_6 0x02000000
274 #define MDIO_CLK_25_8 0x03000000
275 #define MDIO_CLK_25_10 0x04000000
276 #define MDIO_CLK_25_14 0x05000000
277 #define MDIO_CLK_25_20 0x06000000
278 #define MDIO_CLK_25_128 0x07000000
279 #define MDIO_OP_BUSY 0x08000000
280 #define MDIO_AP_ENB 0x10000000
281 #define MDIO_MODE_EXT 0x40000000
282 #define MDIO_DATA_SHIFT 0
283 #define MDIO_REG_ADDR_SHIFT 16
285 #define MDIO_REG_ADDR(x) \
286 (((x) << MDIO_REG_ADDR_SHIFT) & MDIO_REG_ADDR_MASK)
287 /* Default PHY address. */
288 #define ALC_PHY_ADDR 0
290 #define ALC_PHY_STATUS 0x1418
291 #define PHY_STATUS_RECV_ENB 0x00000001
292 #define PHY_STATUS_GENERAL_MASK 0x0000FFFF
293 #define PHY_STATUS_OE_PWSP_MASK 0x07FF0000
294 #define PHY_STATUS_LPW_STATE 0x80000000
295 #define PHY_STATIS_OE_PWSP_SHIFT 16
297 /* Packet memory BIST. */
298 #define ALC_BIST0 0x141C
299 #define BIST0_ENB 0x00000001
300 #define BIST0_SRAM_FAIL 0x00000002
301 #define BIST0_FUSE_FLAG 0x00000004
303 /* PCIe retry buffer BIST. */
304 #define ALC_BIST1 0x1420
305 #define BIST1_ENB 0x00000001
306 #define BIST1_SRAM_FAIL 0x00000002
307 #define BIST1_FUSE_FLAG 0x00000004
309 #define ALC_SERDES_LOCK 0x1424
310 #define SERDES_LOCK_DET 0x00000001
311 #define SERDES_LOCK_DET_ENB 0x00000002
312 #define SERDES_MAC_CLK_SLOWDOWN 0x00020000
313 #define SERDES_PHY_CLK_SLOWDOWN 0x00040000
315 #define ALC_LPI_CTL 0x1440
316 #define LPI_CTL_ENB 0x00000001
318 #define ALC_EXT_MDIO 0x1448
319 #define EXT_MDIO_REG_MASK 0x0000FFFF
320 #define EXT_MDIO_DEVADDR_MASK 0x001F0000
321 #define EXT_MDIO_REG_SHIFT 0
322 #define EXT_MDIO_DEVADDR_SHIFT 16
324 #define EXT_MDIO_REG(x) \
325 (((x) << EXT_MDIO_REG_SHIFT) & EXT_MDIO_REG_MASK)
326 #define EXT_MDIO_DEVADDR(x) \
327 (((x) << EXT_MDIO_DEVADDR_SHIFT) & EXT_MDIO_DEVADDR_MASK)
329 #define ALC_IDLE_DECISN_TIMER 0x1474
330 #define IDLE_DECISN_TIMER_DEFAULT_1MS 0x400
332 #define ALC_MAC_CFG 0x1480
333 #define MAC_CFG_TX_ENB 0x00000001
334 #define MAC_CFG_RX_ENB 0x00000002
335 #define MAC_CFG_TX_FC 0x00000004
336 #define MAC_CFG_RX_FC 0x00000008
337 #define MAC_CFG_LOOP 0x00000010
338 #define MAC_CFG_FULL_DUPLEX 0x00000020
339 #define MAC_CFG_TX_CRC_ENB 0x00000040
340 #define MAC_CFG_TX_AUTO_PAD 0x00000080
341 #define MAC_CFG_TX_LENCHK 0x00000100
342 #define MAC_CFG_RX_JUMBO_ENB 0x00000200
343 #define MAC_CFG_PREAMBLE_MASK 0x00003C00
344 #define MAC_CFG_VLAN_TAG_STRIP 0x00004000
345 #define MAC_CFG_PROMISC 0x00008000
346 #define MAC_CFG_TX_PAUSE 0x00010000
347 #define MAC_CFG_SCNT 0x00020000
348 #define MAC_CFG_SYNC_RST_TX 0x00040000
349 #define MAC_CFG_SIM_RST_TX 0x00080000
350 #define MAC_CFG_SPEED_MASK 0x00300000
351 #define MAC_CFG_SPEED_10_100 0x00100000
352 #define MAC_CFG_SPEED_1000 0x00200000
353 #define MAC_CFG_DBG_TX_BACKOFF 0x00400000
354 #define MAC_CFG_TX_JUMBO_ENB 0x00800000
355 #define MAC_CFG_RXCSUM_ENB 0x01000000
356 #define MAC_CFG_ALLMULTI 0x02000000
357 #define MAC_CFG_BCAST 0x04000000
358 #define MAC_CFG_DBG 0x08000000
359 #define MAC_CFG_SINGLE_PAUSE_ENB 0x10000000
360 #define MAC_CFG_HASH_ALG_CRC32 0x20000000
361 #define MAC_CFG_SPEED_MODE_SW 0x40000000
362 #define MAC_CFG_FAST_PAUSE 0x80000000
363 #define MAC_CFG_PREAMBLE_SHIFT 10
364 #define MAC_CFG_PREAMBLE_DEFAULT 7
366 #define ALC_IPG_IFG_CFG 0x1484
367 #define IPG_IFG_IPGT_MASK 0x0000007F
368 #define IPG_IFG_MIFG_MASK 0x0000FF00
369 #define IPG_IFG_IPG1_MASK 0x007F0000
370 #define IPG_IFG_IPG2_MASK 0x7F000000
371 #define IPG_IFG_IPGT_SHIFT 0
372 #define IPG_IFG_IPGT_DEFAULT 0x60
373 #define IPG_IFG_MIFG_SHIFT 8
374 #define IPG_IFG_MIFG_DEFAULT 0x50
375 #define IPG_IFG_IPG1_SHIFT 16
376 #define IPG_IFG_IPG1_DEFAULT 0x40
377 #define IPG_IFG_IPG2_SHIFT 24
378 #define IPG_IFG_IPG2_DEFAULT 0x60
380 /* Station address. */
381 #define ALC_PAR0 0x1488
382 #define ALC_PAR1 0x148C
384 /* 64bit multicast hash register. */
385 #define ALC_MAR0 0x1490
386 #define ALC_MAR1 0x1494
388 /* half-duplex parameter configuration. */
389 #define ALC_HDPX_CFG 0x1498
390 #define HDPX_CFG_LCOL_MASK 0x000003FF
391 #define HDPX_CFG_RETRY_MASK 0x0000F000
392 #define HDPX_CFG_EXC_DEF_EN 0x00010000
393 #define HDPX_CFG_NO_BACK_C 0x00020000
394 #define HDPX_CFG_NO_BACK_P 0x00040000
395 #define HDPX_CFG_ABEBE 0x00080000
396 #define HDPX_CFG_ABEBT_MASK 0x00F00000
397 #define HDPX_CFG_JAMIPG_MASK 0x0F000000
398 #define HDPX_CFG_LCOL_SHIFT 0
399 #define HDPX_CFG_LCOL_DEFAULT 0x37
400 #define HDPX_CFG_RETRY_SHIFT 12
401 #define HDPX_CFG_RETRY_DEFAULT 0x0F
402 #define HDPX_CFG_ABEBT_SHIFT 20
403 #define HDPX_CFG_ABEBT_DEFAULT 0x0A
404 #define HDPX_CFG_JAMIPG_SHIFT 24
405 #define HDPX_CFG_JAMIPG_DEFAULT 0x07
407 #define ALC_FRAME_SIZE 0x149C
409 #define ALC_WOL_CFG 0x14A0
410 #define WOL_CFG_PATTERN 0x00000001
411 #define WOL_CFG_PATTERN_ENB 0x00000002
412 #define WOL_CFG_MAGIC 0x00000004
413 #define WOL_CFG_MAGIC_ENB 0x00000008
414 #define WOL_CFG_LINK_CHG 0x00000010
415 #define WOL_CFG_LINK_CHG_ENB 0x00000020
416 #define WOL_CFG_PATTERN_DET 0x00000100
417 #define WOL_CFG_MAGIC_DET 0x00000200
418 #define WOL_CFG_LINK_CHG_DET 0x00000400
419 #define WOL_CFG_CLK_SWITCH_ENB 0x00008000
420 #define WOL_CFG_PATTERN0 0x00010000
421 #define WOL_CFG_PATTERN1 0x00020000
422 #define WOL_CFG_PATTERN2 0x00040000
423 #define WOL_CFG_PATTERN3 0x00080000
424 #define WOL_CFG_PATTERN4 0x00100000
425 #define WOL_CFG_PATTERN5 0x00200000
426 #define WOL_CFG_PATTERN6 0x00400000
428 /* WOL pattern length. */
429 #define ALC_PATTERN_CFG0 0x14A4
430 #define PATTERN_CFG_0_LEN_MASK 0x0000007F
431 #define PATTERN_CFG_1_LEN_MASK 0x00007F00
432 #define PATTERN_CFG_2_LEN_MASK 0x007F0000
433 #define PATTERN_CFG_3_LEN_MASK 0x7F000000
435 #define ALC_PATTERN_CFG1 0x14A8
436 #define PATTERN_CFG_4_LEN_MASK 0x0000007F
437 #define PATTERN_CFG_5_LEN_MASK 0x00007F00
438 #define PATTERN_CFG_6_LEN_MASK 0x007F0000
440 /* RSS */
441 #define ALC_RSS_KEY0 0x14B0
443 #define ALC_RSS_KEY1 0x14B4
445 #define ALC_RSS_KEY2 0x14B8
447 #define ALC_RSS_KEY3 0x14BC
449 #define ALC_RSS_KEY4 0x14C0
451 #define ALC_RSS_KEY5 0x14C4
453 #define ALC_RSS_KEY6 0x14C8
455 #define ALC_RSS_KEY7 0x14CC
457 #define ALC_RSS_KEY8 0x14D0
459 #define ALC_RSS_KEY9 0x14D4
461 #define ALC_RSS_IDT_TABLE0 0x14E0
463 #define ALC_TD_PRI2_HEAD_ADDR_LO 0x14E0 /* AR816x */
465 #define ALC_RSS_IDT_TABLE1 0x14E4
467 #define ALC_TD_PRI3_HEAD_ADDR_LO 0x14E4 /* AR816x */
469 #define ALC_RSS_IDT_TABLE2 0x14E8
471 #define ALC_RSS_IDT_TABLE3 0x14EC
473 #define ALC_RSS_IDT_TABLE4 0x14F0
475 #define ALC_RSS_IDT_TABLE5 0x14F4
477 #define ALC_RSS_IDT_TABLE6 0x14F8
479 #define ALC_RSS_IDT_TABLE7 0x14FC
481 #define ALC_SRAM_RD0_ADDR 0x1500
483 #define ALC_SRAM_RD1_ADDR 0x1504
485 #define ALC_SRAM_RD2_ADDR 0x1508
487 #define ALC_SRAM_RD3_ADDR 0x150C
489 #define RD_HEAD_ADDR_MASK 0x000003FF
490 #define RD_TAIL_ADDR_MASK 0x03FF0000
491 #define RD_HEAD_ADDR_SHIFT 0
492 #define RD_TAIL_ADDR_SHIFT 16
494 #define ALC_RD_NIC_LEN0 0x1510 /* 8 bytes unit */
495 #define RD_NIC_LEN_MASK 0x000003FF
497 #define ALC_RD_NIC_LEN1 0x1514
499 #define ALC_SRAM_TD_ADDR 0x1518
500 #define TD_HEAD_ADDR_MASK 0x000003FF
501 #define TD_TAIL_ADDR_MASK 0x03FF0000
502 #define TD_HEAD_ADDR_SHIFT 0
503 #define TD_TAIL_ADDR_SHIFT 16
505 #define ALC_SRAM_TD_LEN 0x151C /* 8 bytes unit */
506 #define SRAM_TD_LEN_MASK 0x000003FF
508 #define ALC_SRAM_RX_FIFO_ADDR 0x1520
510 #define ALC_SRAM_RX_FIFO_LEN 0x1524
511 #define SRAM_RX_FIFO_LEN_MASK 0x00000FFF
512 #define SRAM_RX_FIFO_LEN_SHIFT 0
514 #define ALC_SRAM_TX_FIFO_ADDR 0x1528
516 #define ALC_SRAM_TX_FIFO_LEN 0x152C
518 #define ALC_SRAM_TCPH_ADDR 0x1530
519 #define SRAM_TCPH_ADDR_MASK 0x00000FFF
520 #define SRAM_PATH_ADDR_MASK 0x0FFF0000
521 #define SRAM_TCPH_ADDR_SHIFT 0
522 #define SRAM_PKTH_ADDR_SHIFT 16
524 #define ALC_DMA_BLOCK 0x1534
525 #define DMA_BLOCK_LOAD 0x00000001
527 #define ALC_RX_BASE_ADDR_HI 0x1540
529 #define ALC_TX_BASE_ADDR_HI 0x1544
531 #define ALC_SMB_BASE_ADDR_HI 0x1548
533 #define ALC_SMB_BASE_ADDR_LO 0x154C
535 #define ALC_RD0_HEAD_ADDR_LO 0x1550
537 #define ALC_RD1_HEAD_ADDR_LO 0x1554
539 #define ALC_RD2_HEAD_ADDR_LO 0x1558
541 #define ALC_RD3_HEAD_ADDR_LO 0x155C
543 #define ALC_RD_RING_CNT 0x1560
544 #define RD_RING_CNT_MASK 0x00000FFF
545 #define RD_RING_CNT_SHIFT 0
547 #define ALC_RX_BUF_SIZE 0x1564
548 #define RX_BUF_SIZE_MASK 0x0000FFFF
550 * If larger buffer size than 1536 is specified the controller
551 * will be locked up. This is hardware limitation.
553 #define RX_BUF_SIZE_MAX 1536
555 #define ALC_RRD0_HEAD_ADDR_LO 0x1568
557 #define ALC_RRD1_HEAD_ADDR_LO 0x156C
559 #define ALC_RRD2_HEAD_ADDR_LO 0x1570
561 #define ALC_RRD3_HEAD_ADDR_LO 0x1574
563 #define ALC_RRD_RING_CNT 0x1578
564 #define RRD_RING_CNT_MASK 0x00000FFF
565 #define RRD_RING_CNT_SHIFT 0
567 #define ALC_TDH_HEAD_ADDR_LO 0x157C
569 #define ALC_TD_PRI1_HEAD_ADDR_LO 0x157C /* AR816x */
571 #define ALC_TDL_HEAD_ADDR_LO 0x1580
573 #define ALC_TD_PRI0_HEAD_ADDR_LO 0x1580 /* AR816x */
575 #define ALC_TD_RING_CNT 0x1584
576 #define TD_RING_CNT_MASK 0x0000FFFF
577 #define TD_RING_CNT_SHIFT 0
579 #define ALC_CMB_BASE_ADDR_LO 0x1588
581 #define ALC_TXQ_CFG 0x1590
582 #define TXQ_CFG_TD_BURST_MASK 0x0000000F
583 #define TXQ_CFG_IP_OPTION_ENB 0x00000010
584 #define TXQ_CFG_ENB 0x00000020
585 #define TXQ_CFG_ENHANCED_MODE 0x00000040
586 #define TXQ_CFG_8023_ENB 0x00000080
587 #define TXQ_CFG_TX_FIFO_BURST_MASK 0xFFFF0000
588 #define TXQ_CFG_TD_BURST_SHIFT 0
589 #define TXQ_CFG_TD_BURST_DEFAULT 5
590 #define TXQ_CFG_TX_FIFO_BURST_SHIFT 16
592 #define ALC_TSO_OFFLOAD_THRESH 0x1594 /* 8 bytes unit */
593 #define TSO_OFFLOAD_THRESH_MASK 0x000007FF
594 #define TSO_OFFLOAD_ERRLGPKT_DROP_ENB 0x00000800
595 #define TSO_OFFLOAD_THRESH_SHIFT 0
596 #define TSO_OFFLOAD_THRESH_UNIT 8
597 #define TSO_OFFLOAD_THRESH_UNIT_SHIFT 3
599 #define ALC_TXF_WATER_MARK 0x1598 /* 8 bytes unit */
600 #define TXF_WATER_MARK_HI_MASK 0x00000FFF
601 #define TXF_WATER_MARK_LO_MASK 0x0FFF0000
602 #define TXF_WATER_MARK_BURST_ENB 0x80000000
603 #define TXF_WATER_MARK_LO_SHIFT 0
604 #define TXF_WATER_MARK_HI_SHIFT 16
606 #define ALC_THROUGHPUT_MON 0x159C
607 #define THROUGHPUT_MON_RATE_MASK 0x00000003
608 #define THROUGHPUT_MON_ENB 0x00000080
609 #define THROUGHPUT_MON_RATE_SHIFT 0
611 #define ALC_RXQ_CFG 0x15A0
612 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_MASK 0x00000003
613 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_NONE 0x00000000
614 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_1M 0x00000001
615 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_10M 0x00000002
616 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_100M 0x00000003
617 #define RXQ_CFG_QUEUE1_ENB 0x00000010
618 #define RXQ_CFG_QUEUE2_ENB 0x00000020
619 #define RXQ_CFG_QUEUE3_ENB 0x00000040
620 #define RXQ_CFG_IPV6_CSUM_ENB 0x00000080
621 #define RXQ_CFG_RSS_HASH_TBL_LEN_MASK 0x0000FF00
622 #define RXQ_CFG_RSS_HASH_IPV4 0x00010000
623 #define RXQ_CFG_RSS_HASH_IPV4_TCP 0x00020000
624 #define RXQ_CFG_RSS_HASH_IPV6 0x00040000
625 #define RXQ_CFG_RSS_HASH_IPV6_TCP 0x00080000
626 #define RXQ_CFG_RD_BURST_MASK 0x03F00000
627 #define RXQ_CFG_RSS_MODE_DIS 0x00000000
628 #define RXQ_CFG_RSS_MODE_SQSINT 0x04000000
629 #define RXQ_CFG_RSS_MODE_MQUESINT 0x08000000
630 #define RXQ_CFG_RSS_MODE_MQUEMINT 0x0C000000
631 #define RXQ_CFG_NIP_QUEUE_SEL_TBL 0x10000000
632 #define RXQ_CFG_RSS_HASH_ENB 0x20000000
633 #define RXQ_CFG_CUT_THROUGH_ENB 0x40000000
634 #define RXQ_CFG_QUEUE0_ENB 0x80000000
635 #define RXQ_CFG_RSS_HASH_TBL_LEN_SHIFT 8
636 #define RXQ_CFG_RD_BURST_DEFAULT 8
637 #define RXQ_CFG_RD_BURST_SHIFT 20
638 #define RXQ_CFG_ENB \
639 (RXQ_CFG_QUEUE0_ENB | RXQ_CFG_QUEUE1_ENB | \
640 RXQ_CFG_QUEUE2_ENB | RXQ_CFG_QUEUE3_ENB)
642 /* AR816x specific bits */
643 #define RXQ_CFG_816X_RSS_HASH_IPV4 0x00000004
644 #define RXQ_CFG_816X_RSS_HASH_IPV4_TCP 0x00000008
645 #define RXQ_CFG_816X_RSS_HASH_IPV6 0x00000010
646 #define RXQ_CFG_816X_RSS_HASH_IPV6_TCP 0x00000020
647 #define RXQ_CFG_816X_RSS_HASH_MASK 0x0000003C
648 #define RXQ_CFG_816X_IPV6_PARSE_ENB 0x00000080
649 #define RXQ_CFG_816X_IDT_TBL_SIZE_MASK 0x0001FF00
650 #define RXQ_CFG_816X_IDT_TBL_SIZE_SHIFT 8
651 #define RXQ_CFG_816X_IDT_TBL_SIZE_DEFAULT 0x100
653 #define ALC_RX_RD_FREE_THRESH 0x15A4 /* 8 bytes unit. */
654 #define RX_RD_FREE_THRESH_HI_MASK 0x0000003F
655 #define RX_RD_FREE_THRESH_LO_MASK 0x00000FC0
656 #define RX_RD_FREE_THRESH_HI_SHIFT 0
657 #define RX_RD_FREE_THRESH_LO_SHIFT 6
658 #define RX_RD_FREE_THRESH_HI_DEFAULT 16
659 #define RX_RD_FREE_THRESH_LO_DEFAULT 8
661 #define ALC_RX_FIFO_PAUSE_THRESH 0x15A8
662 #define RX_FIFO_PAUSE_THRESH_LO_MASK 0x00000FFF
663 #define RX_FIFO_PAUSE_THRESH_HI_MASK 0x0FFF0000
664 #define RX_FIFO_PAUSE_THRESH_LO_SHIFT 0
665 #define RX_FIFO_PAUSE_THRESH_HI_SHIFT 16
668 * Size = tx-packet(1522) + IPG(12) + SOF(8) + 64(Pause) + IPG(12) + SOF(8) +
669 * rx-packet(1522) + delay-of-link(64)
670 * = 3212.
672 #define RX_FIFO_PAUSE_816X_RSVD 3212
674 #define ALC_RD_DMA_CFG 0x15AC
675 #define RD_DMA_CFG_THRESH_MASK 0x00000FFF /* 8 bytes unit */
676 #define RD_DMA_CFG_TIMER_MASK 0xFFFF0000
677 #define RD_DMA_CFG_THRESH_SHIFT 0
678 #define RD_DMA_CFG_TIMER_SHIFT 16
679 #define RD_DMA_CFG_THRESH_DEFAULT 0x100
680 #define RD_DMA_CFG_TIMER_DEFAULT 0
681 #define RD_DMA_CFG_TICK_USECS 8
682 #define ALC_RD_DMA_CFG_USECS(x) ((x) / RD_DMA_CFG_TICK_USECS)
684 #define ALC_RSS_HASH_VALUE 0x15B0
686 #define ALC_RSS_HASH_FLAG 0x15B4
688 #define ALC_RSS_CPU 0x15B8
690 #define ALC_DMA_CFG 0x15C0
691 #define DMA_CFG_IN_ORDER 0x00000001
692 #define DMA_CFG_ENH_ORDER 0x00000002
693 #define DMA_CFG_OUT_ORDER 0x00000004
694 #define DMA_CFG_RCB_64 0x00000000
695 #define DMA_CFG_RCB_128 0x00000008
696 #define DMA_CFG_PEND_AUTO_RST 0x00000008
697 #define DMA_CFG_RD_BURST_128 0x00000000
698 #define DMA_CFG_RD_BURST_256 0x00000010
699 #define DMA_CFG_RD_BURST_512 0x00000020
700 #define DMA_CFG_RD_BURST_1024 0x00000030
701 #define DMA_CFG_RD_BURST_2048 0x00000040
702 #define DMA_CFG_RD_BURST_4096 0x00000050
703 #define DMA_CFG_WR_BURST_128 0x00000000
704 #define DMA_CFG_WR_BURST_256 0x00000080
705 #define DMA_CFG_WR_BURST_512 0x00000100
706 #define DMA_CFG_WR_BURST_1024 0x00000180
707 #define DMA_CFG_WR_BURST_2048 0x00000200
708 #define DMA_CFG_WR_BURST_4096 0x00000280
709 #define DMA_CFG_RD_REQ_PRI 0x00000400
710 #define DMA_CFG_RD_DELAY_CNT_MASK 0x0000F800
711 #define DMA_CFG_WR_DELAY_CNT_MASK 0x000F0000
712 #define DMA_CFG_CMB_ENB 0x00100000
713 #define DMA_CFG_SMB_ENB 0x00200000
714 #define DMA_CFG_CMB_NOW 0x00400000
715 #define DMA_CFG_SMB_DIS 0x01000000
716 #define DMA_CFG_RD_CHNL_SEL_MASK 0x0C000000
717 #define DMA_CFG_RD_CHNL_SEL_1 0x00000000
718 #define DMA_CFG_RD_CHNL_SEL_2 0x04000000
719 #define DMA_CFG_RD_CHNL_SEL_3 0x08000000
720 #define DMA_CFG_RD_CHNL_SEL_4 0x0C000000
721 #define DMA_CFG_WSRAM_RDCTL 0x10000000
722 #define DMA_CFG_RD_PEND_CLR 0x20000000
723 #define DMA_CFG_WR_PEND_CLR 0x40000000
724 #define DMA_CFG_SMB_NOW 0x80000000
725 #define DMA_CFG_RD_BURST_MASK 0x07
726 #define DMA_CFG_RD_BURST_SHIFT 4
727 #define DMA_CFG_WR_BURST_MASK 0x07
728 #define DMA_CFG_WR_BURST_SHIFT 7
729 #define DMA_CFG_RD_DELAY_CNT_SHIFT 11
730 #define DMA_CFG_WR_DELAY_CNT_SHIFT 16
731 #define DMA_CFG_RD_DELAY_CNT_DEFAULT 15
732 #define DMA_CFG_WR_DELAY_CNT_DEFAULT 4
734 #define ALC_SMB_STAT_TIMER 0x15C4
735 #define SMB_STAT_TIMER_MASK 0x00FFFFFF
736 #define SMB_STAT_TIMER_SHIFT 0
738 #define ALC_CMB_TD_THRESH 0x15C8
739 #define CMB_TD_THRESH_MASK 0x0000FFFF
740 #define CMB_TD_THRESH_SHIFT 0
742 #define ALC_CMB_TX_TIMER 0x15CC
743 #define CMB_TX_TIMER_MASK 0x0000FFFF
744 #define CMB_TX_TIMER_SHIFT 0
746 #define ALC_MSI_MAP_TBL1 0x15D0
748 #define ALC_MSI_ID_MAP 0x15D4
750 #define ALC_MSI_MAP_TBL2 0x15D8
752 #define ALC_MBOX_RD0_PROD_IDX 0x15E0
754 #define ALC_MBOX_RD1_PROD_IDX 0x15E4
756 #define ALC_MBOX_RD2_PROD_IDX 0x15E8
758 #define ALC_MBOX_RD3_PROD_IDX 0x15EC
760 #define ALC_MBOX_RD_PROD_MASK 0x0000FFFF
761 #define MBOX_RD_PROD_SHIFT 0
763 #define ALC_MBOX_TD_PROD_IDX 0x15F0
764 #define MBOX_TD_PROD_HI_IDX_MASK 0x0000FFFF
765 #define MBOX_TD_PROD_LO_IDX_MASK 0xFFFF0000
766 #define MBOX_TD_PROD_HI_IDX_SHIFT 0
767 #define MBOX_TD_PROD_LO_IDX_SHIFT 16
769 #define ALC_MBOX_TD_PRI1_PROD_IDX 0x15F0 /* 16 bits AR816x */
771 #define ALC_MBOX_TD_PRI0_PROD_IDX 0x15F2 /* 16 bits AR816x */
773 #define ALC_MBOX_TD_CONS_IDX 0x15F4
774 #define MBOX_TD_CONS_HI_IDX_MASK 0x0000FFFF
775 #define MBOX_TD_CONS_LO_IDX_MASK 0xFFFF0000
776 #define MBOX_TD_CONS_HI_IDX_SHIFT 0
777 #define MBOX_TD_CONS_LO_IDX_SHIFT 16
779 #define ALC_MBOX_TD_PRI1_CONS_IDX 0x15F4 /* 16 bits AR816x */
781 #define ALC_MBOX_TD_PRI0_CONS_IDX 0x15F6 /* 16 bits AR816x */
783 #define ALC_MBOX_RD01_CONS_IDX 0x15F8
784 #define MBOX_RD0_CONS_IDX_MASK 0x0000FFFF
785 #define MBOX_RD1_CONS_IDX_MASK 0xFFFF0000
786 #define MBOX_RD0_CONS_IDX_SHIFT 0
787 #define MBOX_RD1_CONS_IDX_SHIFT 16
789 #define ALC_MBOX_RD23_CONS_IDX 0x15FC
790 #define MBOX_RD2_CONS_IDX_MASK 0x0000FFFF
791 #define MBOX_RD3_CONS_IDX_MASK 0xFFFF0000
792 #define MBOX_RD2_CONS_IDX_SHIFT 0
793 #define MBOX_RD3_CONS_IDX_SHIFT 16
795 #define ALC_INTR_STATUS 0x1600
796 #define INTR_SMB 0x00000001
797 #define INTR_TIMER 0x00000002
798 #define INTR_MANUAL_TIMER 0x00000004
799 #define INTR_RX_FIFO_OFLOW 0x00000008
800 #define INTR_RD0_UNDERRUN 0x00000010
801 #define INTR_RD1_UNDERRUN 0x00000020
802 #define INTR_RD2_UNDERRUN 0x00000040
803 #define INTR_RD3_UNDERRUN 0x00000080
804 #define INTR_TX_FIFO_UNDERRUN 0x00000100
805 #define INTR_DMA_RD_TO_RST 0x00000200
806 #define INTR_DMA_WR_TO_RST 0x00000400
807 #define INTR_TX_CREDIT 0x00000800
808 #define INTR_GPHY 0x00001000
809 #define INTR_GPHY_LOW_PW 0x00002000
810 #define INTR_TXQ_TO_RST 0x00004000
811 #define INTR_TX_PKT0 0x00008000
812 #define INTR_RX_PKT0 0x00010000
813 #define INTR_RX_PKT1 0x00020000
814 #define INTR_RX_PKT2 0x00040000
815 #define INTR_RX_PKT3 0x00080000
816 #define INTR_MAC_RX 0x00100000
817 #define INTR_MAC_TX 0x00200000
818 #define INTR_UNDERRUN 0x00400000
819 #define INTR_FRAME_ERROR 0x00800000
820 #define INTR_FRAME_OK 0x01000000
821 #define INTR_CSUM_ERROR 0x02000000
822 #define INTR_PHY_LINK_DOWN 0x04000000
823 #define INTR_DIS_INT 0x80000000
825 /* INTR status for AR816x/AR817x 4 TX queues, 8 RX queues */
826 #define INTR_TX_PKT1 0x00000020
827 #define INTR_TX_PKT2 0x00000040
828 #define INTR_TX_PKT3 0x00000080
829 #define INTR_RX_PKT4 0x08000000
830 #define INTR_RX_PKT5 0x10000000
831 #define INTR_RX_PKT6 0x20000000
832 #define INTR_RX_PKT7 0x40000000
834 /* Interrupt Mask Register */
835 #define ALC_INTR_MASK 0x1604
837 #ifdef notyet
838 #define INTR_RX_PKT \
839 (INTR_RX_PKT0 | INTR_RX_PKT1 | INTR_RX_PKT2 | \
840 INTR_RX_PKT3)
841 #define INTR_RD_UNDERRUN \
842 (INTR_RD0_UNDERRUN | INTR_RD1_UNDERRUN | \
843 INTR_RD2_UNDERRUN | INTR_RD3_UNDERRUN)
844 #else
845 #define INTR_TX_PKT INTR_TX_PKT0
846 #define INTR_RX_PKT INTR_RX_PKT0
847 #define INTR_RD_UNDERRUN INTR_RD0_UNDERRUN
848 #endif
850 #define ALC_INTRS \
851 (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST | \
852 INTR_TXQ_TO_RST | INTR_RX_PKT | INTR_TX_PKT | \
853 INTR_RX_FIFO_OFLOW | INTR_RD_UNDERRUN | \
854 INTR_TX_FIFO_UNDERRUN)
856 #define ALC_INTR_RETRIG_TIMER 0x1608
857 #define INTR_RETRIG_TIMER_MASK 0x0000FFFF
858 #define INTR_RETRIG_TIMER_SHIFT 0
860 #define ALC_HDS_CFG 0x160C
861 #define HDS_CFG_ENB 0x00000001
862 #define HDS_CFG_BACKFILLSIZE_MASK 0x000FFF00
863 #define HDS_CFG_MAX_HDRSIZE_MASK 0xFFF00000
864 #define HDS_CFG_BACKFILLSIZE_SHIFT 8
865 #define HDS_CFG_MAX_HDRSIZE_SHIFT 20
867 #define ALC_MBOX_TD_PRI3_PROD_IDX 0x1618 /* 16 bits AR816x */
869 #define ALC_MBOX_TD_PRI2_PROD_IDX 0x161A /* 16 bits AR816x */
871 #define ALC_MBOX_TD_PRI3_CONS_IDX 0x161C /* 16 bits AR816x */
873 #define ALC_MBOX_TD_PRI2_CONS_IDX 0x161E /* 16 bits AR816x */
875 /* AR813x/AR815x registers for MAC statistics */
876 #define ALC_RX_MIB_BASE 0x1700
878 #define ALC_TX_MIB_BASE 0x1760
880 #define ALC_DRV 0x1804 /* AR816x */
881 #define DRV_ASPM_SPD10LMT_1M 0x00000000
882 #define DRV_ASPM_SPD10LMT_10M 0x00000001
883 #define DRV_ASPM_SPD10LMT_100M 0x00000002
884 #define DRV_ASPM_SPD10LMT_NO 0x00000003
885 #define DRV_ASPM_SPD10LMT_MASK 0x00000003
886 #define DRV_ASPM_SPD100LMT_1M 0x00000000
887 #define DRV_ASPM_SPD100LMT_10M 0x00000004
888 #define DRV_ASPM_SPD100LMT_100M 0x00000008
889 #define DRV_ASPM_SPD100LMT_NO 0x0000000C
890 #define DRV_ASPM_SPD100LMT_MASK 0x0000000C
891 #define DRV_ASPM_SPD1000LMT_100M 0x00000000
892 #define DRV_ASPM_SPD1000LMT_NO 0x00000010
893 #define DRV_ASPM_SPD1000LMT_1M 0x00000020
894 #define DRV_ASPM_SPD1000LMT_10M 0x00000030
895 #define DRV_ASPM_SPD1000LMT_MASK 0x00000000
896 #define DRV_WOLCAP_BIOS_EN 0x00000100
897 #define DRV_WOLMAGIC_EN 0x00000200
898 #define DRV_WOLLINKUP_EN 0x00000400
899 #define DRV_WOLPATTERN_EN 0x00000800
900 #define DRV_AZ_EN 0x00001000
901 #define DRV_WOLS5_BIOS_EN 0x00010000
902 #define DRV_WOLS5_EN 0x00020000
903 #define DRV_DISABLE 0x00040000
904 #define DRV_PHY_MASK 0x1FE00000
905 #define DRV_PHY_EEE 0x00200000
906 #define DRV_PHY_APAUSE 0x00400000
907 #define DRV_PHY_PAUSE 0x00800000
908 #define DRV_PHY_DUPLEX 0x01000000
909 #define DRV_PHY_10 0x02000000
910 #define DRV_PHY_100 0x04000000
911 #define DRV_PHY_1000 0x08000000
912 #define DRV_PHY_AUTO 0x10000000
913 #define DRV_PHY_SHIFT 21
915 #define ALC_CLK_GATING_CFG 0x1814
916 #define CLK_GATING_DMAW_ENB 0x0001
917 #define CLK_GATING_DMAR_ENB 0x0002
918 #define CLK_GATING_TXQ_ENB 0x0004
919 #define CLK_GATING_RXQ_ENB 0x0008
920 #define CLK_GATING_TXMAC_ENB 0x0010
921 #define CLK_GATING_RXMAC_ENB 0x0020
923 #define ALC_DEBUG_DATA0 0x1900
925 #define ALC_DEBUG_DATA1 0x1904
927 #define ALC_MSI_RETRANS_TIMER 0x1920
928 #define MSI_RETRANS_TIMER_MASK 0x0000FFFF
929 #define MSI_RETRANS_MASK_SEL_STD 0x00000000
930 #define MSI_RETRANS_MASK_SEL_LINE 0x00010000
931 #define MSI_RETRANS_TIMER_SHIFT 0
933 #define ALC_WRR 0x1938
934 #define WRR_PRI0_MASK 0x0000001F
935 #define WRR_PRI1_MASK 0x00001F00
936 #define WRR_PRI2_MASK 0x001F0000
937 #define WRR_PRI3_MASK 0x1F000000
938 #define WRR_PRI_RESTRICT_MASK 0x60000000
939 #define WRR_PRI_RESTRICT_ALL 0x00000000
940 #define WRR_PRI_RESTRICT_HI 0x20000000
941 #define WRR_PRI_RESTRICT_HI2 0x40000000
942 #define WRR_PRI_RESTRICT_NONE 0x60000000
943 #define WRR_PRI0_SHIFT 0
944 #define WRR_PRI1_SHIFT 8
945 #define WRR_PRI2_SHIFT 16
946 #define WRR_PRI3_SHIFT 24
947 #define WRR_PRI_DEFAULT 4
948 #define WRR_PRI_RESTRICT_SHIFT 29
950 #define ALC_HQTD_CFG 0x193C
951 #define HQTD_CFG_Q1_BURST_MASK 0x0000000F
952 #define HQTD_CFG_Q2_BURST_MASK 0x000000F0
953 #define HQTD_CFG_Q3_BURST_MASK 0x00000F00
954 #define HQTD_CFG_BURST_ENB 0x80000000
955 #define HQTD_CFG_Q1_BURST_SHIFT 0
956 #define HQTD_CFG_Q2_BURST_SHIFT 4
957 #define HQTD_CFG_Q3_BURST_SHIFT 8
959 #define ALC_MISC 0x19C0
960 #define MISC_INTNLOSC_OPEN 0x00000008
961 #define MISC_ISO_ENB 0x00001000
962 #define MISC_PSW_OCP_MASK 0x00E00000
963 #define MISC_PSW_OCP_SHIFT 21
964 #define MISC_PSW_OCP_DEFAULT 7
966 #define ALC_MISC2 0x19C8
967 #define MISC2_CALB_START 0x00000001
969 #define ALC_MISC3 0x19CC
970 #define MISC3_25M_NOTO_INTNL 0x00000001
971 #define MISC3_25M_BY_SW 0x00000002
973 #define ALC_MII_DBG_ADDR 0x1D
974 #define ALC_MII_DBG_DATA 0x1E
976 #define MII_ANA_CFG0 0x00
977 #define ANA_RESTART_CAL 0x0001
978 #define ANA_MANUL_SWICH_ON_MASK 0x001E
979 #define ANA_MAN_ENABLE 0x0020
980 #define ANA_SEL_HSP 0x0040
981 #define ANA_EN_HB 0x0080
982 #define ANA_EN_HBIAS 0x0100
983 #define ANA_OEN_125M 0x0200
984 #define ANA_EN_LCKDT 0x0400
985 #define ANA_LCKDT_PHY 0x0800
986 #define ANA_AFE_MODE 0x1000
987 #define ANA_VCO_SLOW 0x2000
988 #define ANA_VCO_FAST 0x4000
989 #define ANA_SEL_CLK125M_DSP 0x8000
990 #define ANA_MANUL_SWICH_ON_SHIFT 1
992 #define MII_DBG_ANACTL 0x00
993 #define DBG_ANACTL_DEFAULT 0x02EF
995 #define MII_ANA_CFG4 0x04
996 #define ANA_IECHO_ADJ_MASK 0x0F
997 #define ANA_IECHO_ADJ_3_MASK 0x000F
998 #define ANA_IECHO_ADJ_2_MASK 0x00F0
999 #define ANA_IECHO_ADJ_1_MASK 0x0F00
1000 #define ANA_IECHO_ADJ_0_MASK 0xF000
1001 #define ANA_IECHO_ADJ_3_SHIFT 0
1002 #define ANA_IECHO_ADJ_2_SHIFT 4
1003 #define ANA_IECHO_ADJ_1_SHIFT 8
1004 #define ANA_IECHO_ADJ_0_SHIFT 12
1006 #define MII_DBG_SYSMODCTL 0x04
1007 #define DBG_SYSMODCTL_DEFAULT 0xBB8B
1009 #define MII_ANA_CFG5 0x05
1010 #define ANA_SERDES_CDR_BW_MASK 0x0003
1011 #define ANA_MS_PAD_DBG 0x0004
1012 #define ANA_SPEEDUP_DBG 0x0008
1013 #define ANA_SERDES_TH_LOS_MASK 0x0030
1014 #define ANA_SERDES_EN_DEEM 0x0040
1015 #define ANA_SERDES_TXELECIDLE 0x0080
1016 #define ANA_SERDES_BEACON 0x0100
1017 #define ANA_SERDES_HALFTXDR 0x0200
1018 #define ANA_SERDES_SEL_HSP 0x0400
1019 #define ANA_SERDES_EN_PLL 0x0800
1020 #define ANA_SERDES_EN 0x1000
1021 #define ANA_SERDES_EN_LCKDT 0x2000
1022 #define ANA_SERDES_CDR_BW_SHIFT 0
1023 #define ANA_SERDES_TH_LOS_SHIFT 4
1025 #define MII_DBG_SRDSYSMOD 0x05
1026 #define DBG_SRDSYSMOD_DEFAULT 0x2C46
1028 #define MII_ANA_CFG11 0x0B
1029 #define ANA_PS_HIB_EN 0x8000
1031 #define MII_DBG_HIBNEG 0x0B
1032 #define DBG_HIBNEG_HIB_PULSE 0x1000
1033 #define DBG_HIBNEG_PSHIB_EN 0x8000
1034 #define DBG_HIBNEG_DEFAULT 0xBC40
1036 #define MII_ANA_CFG18 0x12
1037 #define ANA_TEST_MODE_10BT_01MASK 0x0003
1038 #define ANA_LOOP_SEL_10BT 0x0004
1039 #define ANA_RGMII_MODE_SW 0x0008
1040 #define ANA_EN_LONGECABLE 0x0010
1041 #define ANA_TEST_MODE_10BT_2 0x0020
1042 #define ANA_EN_10BT_IDLE 0x0400
1043 #define ANA_EN_MASK_TB 0x0800
1044 #define ANA_TRIGGER_SEL_TIMER_MASK 0x3000
1045 #define ANA_INTERVAL_SEL_TIMER_MASK 0xC000
1046 #define ANA_TEST_MODE_10BT_01SHIFT 0
1047 #define ANA_TRIGGER_SEL_TIMER_SHIFT 12
1048 #define ANA_INTERVAL_SEL_TIMER_SHIFT 14
1050 #define MII_DBG_TST10BTCFG 0x12
1051 #define DBG_TST10BTCFG_DEFAULT 0x4C04
1053 #define MII_DBG_AZ_ANADECT 0x15
1054 #define DBG_AZ_ANADECT_DEFAULT 0x3220
1055 #define DBG_AZ_ANADECT_LONG 0x3210
1057 #define MII_DBG_MSE16DB 0x18
1058 #define DBG_MSE16DB_UP 0x05EA
1059 #define DBG_MSE16DB_DOWN 0x02EA
1061 #define MII_DBG_MSE20DB 0x1C
1062 #define DBG_MSE20DB_TH_MASK 0x01FC
1063 #define DBG_MSE20DB_TH_DEFAULT 0x2E
1064 #define DBG_MSE20DB_TH_HI 0x54
1065 #define DBG_MSE20DB_TH_SHIFT 2
1067 #define MII_DBG_AGC 0x23
1068 #define DBG_AGC_2_VGA_MASK 0x3F00
1069 #define DBG_AGC_2_VGA_SHIFT 8
1070 #define DBG_AGC_LONG1G_LIMT 40
1071 #define DBG_AGC_LONG100M_LIMT 44
1073 #define MII_ANA_CFG41 0x29
1074 #define ANA_TOP_PS_EN 0x8000
1076 #define MII_DBG_LEGCYPS 0x29
1077 #define DBG_LEGCYPS_ENB 0x8000
1078 #define DBG_LEGCYPS_DEFAULT 0x129D
1080 #define MII_ANA_CFG54 0x36
1081 #define ANA_LONG_CABLE_TH_100_MASK 0x003F
1082 #define ANA_DESERVED 0x0040
1083 #define ANA_EN_LIT_CH 0x0080
1084 #define ANA_SHORT_CABLE_TH_100_MASK 0x3F00
1085 #define ANA_BP_BAD_LINK_ACCUM 0x4000
1086 #define ANA_BP_SMALL_BW 0x8000
1087 #define ANA_LONG_CABLE_TH_100_SHIFT 0
1088 #define ANA_SHORT_CABLE_TH_100_SHIFT 8
1090 #define MII_DBG_TST100BTCFG 0x36
1091 #define DBG_TST100BTCFG_DEFAULT 0xE12C
1093 #define MII_DBG_GREENCFG 0x3B
1094 #define DBG_GREENCFG_DEFAULT 0x7078
1096 #define MII_DBG_GREENCFG2 0x3D
1097 #define DBG_GREENCFG2_GATE_DFSE_EN 0x0080
1098 #define DBG_GREENCFG2_BP_GREEN 0x8000
1100 /* Device addr 3 */
1101 #define MII_EXT_PCS 3
1103 #define MII_EXT_CLDCTL3 0x8003
1104 #define EXT_CLDCTL3_BP_CABLE1TH_DET_GT 0x8000
1106 #define MII_EXT_CLDCTL5 0x8005
1107 #define EXT_CLDCTL5_BP_VD_HLFBIAS 0x4000
1109 #define MII_EXT_CLDCTL6 0x8006
1110 #define EXT_CLDCTL6_CAB_LEN_MASK 0x00FF
1111 #define EXT_CLDCTL6_CAB_LEN_SHIFT 0
1112 #define EXT_CLDCTL6_CAB_LEN_SHORT1G 116
1113 #define EXT_CLDCTL6_CAB_LEN_SHORT100M 152
1115 #define MII_EXT_VDRVBIAS 0x8062
1116 #define EXT_VDRVBIAS_DEFAULT 3
1118 /* Device addr 7 */
1119 #define MII_EXT_ANEG 7
1121 #define MII_EXT_ANEG_LOCAL_EEEADV 0x3C
1122 #define ANEG_LOCA_EEEADV_100BT 0x0002
1123 #define ANEG_LOCA_EEEADV_1000BT 0x0004
1125 #define MII_EXT_ANEG_AFE 0x801A
1126 #define ANEG_AFEE_10BT_100M_TH 0x0040
1128 #define MII_EXT_ANEG_S3DIG10 0x8023
1129 #define ANEG_S3DIG10_SL 0x0001
1130 #define ANEG_S3DIG10_DEFAULT 0
1132 #define MII_EXT_ANEG_NLP78 0x8027
1133 #define ANEG_NLP78_120M_DEFAULT 0x8A05
1135 /* Statistics counters collected by the MAC. */
1136 struct smb {
1137 /* Rx stats. */
1138 uint32_t rx_frames;
1139 uint32_t rx_bcast_frames;
1140 uint32_t rx_mcast_frames;
1141 uint32_t rx_pause_frames;
1142 uint32_t rx_control_frames;
1143 uint32_t rx_crcerrs;
1144 uint32_t rx_lenerrs;
1145 uint32_t rx_bytes;
1146 uint32_t rx_runts;
1147 uint32_t rx_fragments;
1148 uint32_t rx_pkts_64;
1149 uint32_t rx_pkts_65_127;
1150 uint32_t rx_pkts_128_255;
1151 uint32_t rx_pkts_256_511;
1152 uint32_t rx_pkts_512_1023;
1153 uint32_t rx_pkts_1024_1518;
1154 uint32_t rx_pkts_1519_max;
1155 uint32_t rx_pkts_truncated;
1156 uint32_t rx_fifo_oflows;
1157 uint32_t rx_rrs_errs;
1158 uint32_t rx_alignerrs;
1159 uint32_t rx_bcast_bytes;
1160 uint32_t rx_mcast_bytes;
1161 uint32_t rx_pkts_filtered;
1162 /* Tx stats. */
1163 uint32_t tx_frames;
1164 uint32_t tx_bcast_frames;
1165 uint32_t tx_mcast_frames;
1166 uint32_t tx_pause_frames;
1167 uint32_t tx_excess_defer;
1168 uint32_t tx_control_frames;
1169 uint32_t tx_deferred;
1170 uint32_t tx_bytes;
1171 uint32_t tx_pkts_64;
1172 uint32_t tx_pkts_65_127;
1173 uint32_t tx_pkts_128_255;
1174 uint32_t tx_pkts_256_511;
1175 uint32_t tx_pkts_512_1023;
1176 uint32_t tx_pkts_1024_1518;
1177 uint32_t tx_pkts_1519_max;
1178 uint32_t tx_single_colls;
1179 uint32_t tx_multi_colls;
1180 uint32_t tx_late_colls;
1181 uint32_t tx_excess_colls;
1182 uint32_t tx_underrun;
1183 uint32_t tx_desc_underrun;
1184 uint32_t tx_lenerrs;
1185 uint32_t tx_pkts_truncated;
1186 uint32_t tx_bcast_bytes;
1187 uint32_t tx_mcast_bytes;
1188 uint32_t updated;
1191 /* CMB(Coalesing message block) */
1192 struct cmb {
1193 uint32_t cons;
1196 /* Rx free descriptor */
1197 struct rx_desc {
1198 uint64_t addr;
1201 /* Rx return descriptor */
1202 struct rx_rdesc {
1203 uint32_t rdinfo;
1204 #define RRD_CSUM_MASK 0x0000FFFF
1205 #define RRD_RD_CNT_MASK 0x000F0000
1206 #define RRD_RD_IDX_MASK 0xFFF00000
1207 #define RRD_CSUM_SHIFT 0
1208 #define RRD_RD_CNT_SHIFT 16
1209 #define RRD_RD_IDX_SHIFT 20
1210 #define RRD_CSUM(x) \
1211 (((x) & RRD_CSUM_MASK) >> RRD_CSUM_SHIFT)
1212 #define RRD_RD_CNT(x) \
1213 (((x) & RRD_RD_CNT_MASK) >> RRD_RD_CNT_SHIFT)
1214 #define RRD_RD_IDX(x) \
1215 (((x) & RRD_RD_IDX_MASK) >> RRD_RD_IDX_SHIFT)
1216 uint32_t rss;
1217 uint32_t vtag;
1218 #define RRD_VLAN_MASK 0x0000FFFF
1219 #define RRD_HEAD_LEN_MASK 0x00FF0000
1220 #define RRD_HDS_MASK 0x03000000
1221 #define RRD_HDS_NONE 0x00000000
1222 #define RRD_HDS_HEAD 0x01000000
1223 #define RRD_HDS_DATA 0x02000000
1224 #define RRD_CPU_MASK 0x0C000000
1225 #define RRD_HASH_FLAG_MASK 0xF0000000
1226 #define RRD_VLAN_SHIFT 0
1227 #define RRD_HEAD_LEN_SHIFT 16
1228 #define RRD_HDS_SHIFT 24
1229 #define RRD_CPU_SHIFT 26
1230 #define RRD_HASH_FLAG_SHIFT 28
1231 #define RRD_VLAN(x) \
1232 (((x) & RRD_VLAN_MASK) >> RRD_VLAN_SHIFT)
1233 #define RRD_HEAD_LEN(x) \
1234 (((x) & RRD_HEAD_LEN_MASK) >> RRD_HEAD_LEN_SHIFT)
1235 #define RRD_CPU(x) \
1236 (((x) & RRD_CPU_MASK) >> RRD_CPU_SHIFT)
1237 uint32_t status;
1238 #define RRD_LEN_MASK 0x00003FFF
1239 #define RRD_LEN_SHIFT 0
1240 #define RRD_TCP_UDPCSUM_NOK 0x00004000
1241 #define RRD_IPCSUM_NOK 0x00008000
1242 #define RRD_VLAN_TAG 0x00010000
1243 #define RRD_PROTO_MASK 0x000E0000
1244 #define RRD_PROTO_IPV4 0x00020000
1245 #define RRD_PROTO_IPV6 0x000C0000
1246 #define RRD_ERR_SUM 0x00100000
1247 #define RRD_ERR_CRC 0x00200000
1248 #define RRD_ERR_ALIGN 0x00400000
1249 #define RRD_ERR_TRUNC 0x00800000
1250 #define RRD_ERR_RUNT 0x01000000
1251 #define RRD_ERR_ICMP 0x02000000
1252 #define RRD_BCAST 0x04000000
1253 #define RRD_MCAST 0x08000000
1254 #define RRD_SNAP_LLC 0x10000000
1255 #define RRD_ETHER 0x00000000
1256 #define RRD_FIFO_FULL 0x20000000
1257 #define RRD_ERR_LENGTH 0x40000000
1258 #define RRD_VALID 0x80000000
1259 #define RRD_BYTES(x) \
1260 (((x) & RRD_LEN_MASK) >> RRD_LEN_SHIFT)
1261 #define RRD_IPV4(x) \
1262 (((x) & RRD_PROTO_MASK) == RRD_PROTO_IPV4)
1265 /* Tx descriptor */
1266 struct tx_desc {
1267 uint32_t len;
1268 #define TD_BUFLEN_MASK 0x00003FFF
1269 #define TD_VLAN_MASK 0xFFFF0000
1270 #define TD_BUFLEN_SHIFT 0
1271 #define TX_BYTES(x) \
1272 (((x) << TD_BUFLEN_SHIFT) & TD_BUFLEN_MASK)
1273 #define TD_VLAN_SHIFT 16
1274 uint32_t flags;
1275 #define TD_L4HDR_OFFSET_MASK 0x000000FF /* byte unit */
1276 #define TD_TCPHDR_OFFSET_MASK 0x000000FF /* byte unit */
1277 #define TD_PLOAD_OFFSET_MASK 0x000000FF /* 2 bytes unit */
1278 #define TD_CUSTOM_CSUM 0x00000100
1279 #define TD_IPCSUM 0x00000200
1280 #define TD_TCPCSUM 0x00000400
1281 #define TD_UDPCSUM 0x00000800
1282 #define TD_TSO 0x00001000
1283 #define TD_TSO_DESCV1 0x00000000
1284 #define TD_TSO_DESCV2 0x00002000
1285 #define TD_CON_VLAN_TAG 0x00004000
1286 #define TD_INS_VLAN_TAG 0x00008000
1287 #define TD_IPV4_DESCV2 0x00010000
1288 #define TD_LLC_SNAP 0x00020000
1289 #define TD_ETHERNET 0x00000000
1290 #define TD_CUSTOM_CSUM_OFFSET_MASK 0x03FC0000 /* 2 bytes unit */
1291 #define TD_CUSTOM_CSUM_EVEN_PAD 0x40000000
1292 #define TD_MSS_MASK 0x7FFC0000
1293 #define TD_EOP 0x80000000
1294 #define TD_L4HDR_OFFSET_SHIFT 0
1295 #define TD_TCPHDR_OFFSET_SHIFT 0
1296 #define TD_PLOAD_OFFSET_SHIFT 0
1297 #define TD_CUSTOM_CSUM_OFFSET_SHIFT 18
1298 #define TD_MSS_SHIFT 18
1299 uint64_t addr;
1302 #endif /* _IF_ALCREG_H */