Remove empty DragonFly CVS IDs.
[dragonfly.git] / sys / dev / netif / ath / hal / ath_hal / ar5416 / ar5416_misc.c
blobc1ab701e5a667eb14bcc43dfe29d6e38809785d7
1 /*
2 * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting
3 * Copyright (c) 2002-2008 Atheros Communications, Inc.
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 * $FreeBSD: head/sys/dev/ath/ath_hal/ar5416/ar5416_misc.c 203750 2010-02-10 11:11:37Z rpaulo $
19 #include "opt_ah.h"
21 #include "ah.h"
22 #include "ah_internal.h"
23 #include "ah_devid.h"
24 #ifdef AH_DEBUG
25 #include "ah_desc.h" /* NB: for HAL_PHYERR* */
26 #endif
28 #include "ar5416/ar5416.h"
29 #include "ar5416/ar5416reg.h"
30 #include "ar5416/ar5416phy.h"
33 * Return the wireless modes (a,b,g,n,t) supported by hardware.
35 * This value is what is actually supported by the hardware
36 * and is unaffected by regulatory/country code settings.
39 u_int
40 ar5416GetWirelessModes(struct ath_hal *ah)
42 u_int mode;
44 mode = ar5212GetWirelessModes(ah);
45 if (mode & HAL_MODE_11A)
46 mode |= HAL_MODE_11NA_HT20
47 | HAL_MODE_11NA_HT40PLUS
48 | HAL_MODE_11NA_HT40MINUS
50 if (mode & HAL_MODE_11G)
51 mode |= HAL_MODE_11NG_HT20
52 | HAL_MODE_11NG_HT40PLUS
53 | HAL_MODE_11NG_HT40MINUS
55 return mode;
59 * Change the LED blinking pattern to correspond to the connectivity
61 void
62 ar5416SetLedState(struct ath_hal *ah, HAL_LED_STATE state)
64 static const uint32_t ledbits[8] = {
65 AR_MAC_LED_ASSOC_NONE, /* HAL_LED_INIT */
66 AR_MAC_LED_ASSOC_PEND, /* HAL_LED_SCAN */
67 AR_MAC_LED_ASSOC_PEND, /* HAL_LED_AUTH */
68 AR_MAC_LED_ASSOC_ACTIVE, /* HAL_LED_ASSOC*/
69 AR_MAC_LED_ASSOC_ACTIVE, /* HAL_LED_RUN */
70 AR_MAC_LED_ASSOC_NONE,
71 AR_MAC_LED_ASSOC_NONE,
72 AR_MAC_LED_ASSOC_NONE,
74 uint32_t bits;
76 bits = OS_REG_READ(ah, AR_MAC_LED);
77 bits = (bits &~ AR_MAC_LED_MODE)
78 | SM(AR_MAC_LED_MODE_POWON, AR_MAC_LED_MODE)
79 #if 1
80 | SM(AR_MAC_LED_MODE_NETON, AR_MAC_LED_MODE)
81 #endif
83 bits = (bits &~ AR_MAC_LED_ASSOC)
84 | SM(ledbits[state & 0x7], AR_MAC_LED_ASSOC);
85 OS_REG_WRITE(ah, AR_MAC_LED, bits);
89 * Reset the current hardware tsf for stamlme.
91 void
92 ar5416ResetTsf(struct ath_hal *ah)
94 uint32_t v;
95 int i;
97 for (i = 0; i < 10; i++) {
98 v = OS_REG_READ(ah, AR_SLP32_MODE);
99 if ((v & AR_SLP32_TSF_WRITE_STATUS) == 0)
100 break;
101 OS_DELAY(10);
103 OS_REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
106 HAL_BOOL
107 ar5416SetAntennaSwitch(struct ath_hal *ah, HAL_ANT_SETTING settings)
109 return AH_TRUE;
112 /* Setup decompression for given key index */
113 HAL_BOOL
114 ar5416SetDecompMask(struct ath_hal *ah, uint16_t keyidx, int en)
116 return HAL_OK;
119 /* Setup coverage class */
120 void
121 ar5416SetCoverageClass(struct ath_hal *ah, uint8_t coverageclass, int now)
126 * Return approximation of extension channel busy over an time interval
127 * 0% (clear) -> 100% (busy)
130 uint32_t
131 ar5416Get11nExtBusy(struct ath_hal *ah)
133 struct ath_hal_5416 *ahp = AH5416(ah);
134 uint32_t busy; /* percentage */
135 uint32_t cycleCount, ctlBusy, extBusy;
137 ctlBusy = OS_REG_READ(ah, AR_RCCNT);
138 extBusy = OS_REG_READ(ah, AR_EXTRCCNT);
139 cycleCount = OS_REG_READ(ah, AR_CCCNT);
141 if (ahp->ah_cycleCount == 0 || ahp->ah_cycleCount > cycleCount) {
143 * Cycle counter wrap (or initial call); it's not possible
144 * to accurately calculate a value because the registers
145 * right shift rather than wrap--so punt and return 0.
147 busy = 0;
148 HALDEBUG(ah, HAL_DEBUG_ANY, "%s: cycle counter wrap. ExtBusy = 0\n",
149 __func__);
151 } else {
152 uint32_t cycleDelta = cycleCount - ahp->ah_cycleCount;
153 uint32_t ctlBusyDelta = ctlBusy - ahp->ah_ctlBusy;
154 uint32_t extBusyDelta = extBusy - ahp->ah_extBusy;
155 uint32_t ctlClearDelta = 0;
157 /* Compute control channel rxclear.
158 * The cycle delta may be less than the control channel delta.
159 * This could be solved by freezing the timers (or an atomic read,
160 * if one was available). Checking for the condition should be
161 * sufficient.
163 if (cycleDelta > ctlBusyDelta) {
164 ctlClearDelta = cycleDelta - ctlBusyDelta;
167 /* Compute ratio of extension channel busy to control channel clear
168 * as an approximation to extension channel cleanliness.
170 * According to the hardware folks, ext rxclear is undefined
171 * if the ctrl rxclear is de-asserted (i.e. busy)
173 if (ctlClearDelta) {
174 busy = (extBusyDelta * 100) / ctlClearDelta;
175 } else {
176 busy = 100;
178 if (busy > 100) {
179 busy = 100;
181 #if 0
182 HALDEBUG(ah, HAL_DEBUG_ANY, "%s: cycleDelta 0x%x, ctlBusyDelta 0x%x, "
183 "extBusyDelta 0x%x, ctlClearDelta 0x%x, "
184 "busy %d\n",
185 __func__, cycleDelta, ctlBusyDelta, extBusyDelta, ctlClearDelta, busy);
186 #endif
189 ahp->ah_cycleCount = cycleCount;
190 ahp->ah_ctlBusy = ctlBusy;
191 ahp->ah_extBusy = extBusy;
193 return busy;
197 * Configure 20/40 operation
199 * 20/40 = joint rx clear (control and extension)
200 * 20 = rx clear (control)
202 * - NOTE: must stop MAC (tx) and requeue 40 MHz packets as 20 MHz when changing
203 * from 20/40 => 20 only
205 void
206 ar5416Set11nMac2040(struct ath_hal *ah, HAL_HT_MACMODE mode)
208 uint32_t macmode;
210 /* Configure MAC for 20/40 operation */
211 if (mode == HAL_HT_MACMODE_2040) {
212 macmode = AR_2040_JOINED_RX_CLEAR;
213 } else {
214 macmode = 0;
216 OS_REG_WRITE(ah, AR_2040_MODE, macmode);
220 * Get Rx clear (control/extension channel)
222 * Returns active low (busy) for ctrl/ext channel
223 * Owl 2.0
225 HAL_HT_RXCLEAR
226 ar5416Get11nRxClear(struct ath_hal *ah)
228 HAL_HT_RXCLEAR rxclear = 0;
229 uint32_t val;
231 val = OS_REG_READ(ah, AR_DIAG_SW);
233 /* control channel */
234 if (val & AR_DIAG_RXCLEAR_CTL_LOW) {
235 rxclear |= HAL_RX_CLEAR_CTL_LOW;
237 /* extension channel */
238 if (val & AR_DIAG_RXCLEAR_CTL_LOW) {
239 rxclear |= HAL_RX_CLEAR_EXT_LOW;
241 return rxclear;
245 * Set Rx clear (control/extension channel)
247 * Useful for forcing the channel to appear busy for
248 * debugging/diagnostics
249 * Owl 2.0
251 void
252 ar5416Set11nRxClear(struct ath_hal *ah, HAL_HT_RXCLEAR rxclear)
254 /* control channel */
255 if (rxclear & HAL_RX_CLEAR_CTL_LOW) {
256 OS_REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_RXCLEAR_CTL_LOW);
257 } else {
258 OS_REG_CLR_BIT(ah, AR_DIAG_SW, AR_DIAG_RXCLEAR_CTL_LOW);
260 /* extension channel */
261 if (rxclear & HAL_RX_CLEAR_EXT_LOW) {
262 OS_REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_RXCLEAR_EXT_LOW);
263 } else {
264 OS_REG_CLR_BIT(ah, AR_DIAG_SW, AR_DIAG_RXCLEAR_EXT_LOW);
268 HAL_STATUS
269 ar5416GetCapability(struct ath_hal *ah, HAL_CAPABILITY_TYPE type,
270 uint32_t capability, uint32_t *result)
272 switch (type) {
273 case HAL_CAP_BB_HANG:
274 switch (capability) {
275 case HAL_BB_HANG_RIFS:
276 return AR_SREV_SOWL(ah) ? HAL_OK : HAL_ENOTSUPP;
277 case HAL_BB_HANG_DFS:
278 return AR_SREV_SOWL(ah) ? HAL_OK : HAL_ENOTSUPP;
279 case HAL_BB_HANG_RX_CLEAR:
280 return AR_SREV_MERLIN(ah) ? HAL_OK : HAL_ENOTSUPP;
282 break;
283 case HAL_CAP_MAC_HANG:
284 return ((ah->ah_macVersion == AR_XSREV_VERSION_OWL_PCI) ||
285 (ah->ah_macVersion == AR_XSREV_VERSION_OWL_PCIE) ||
286 AR_SREV_SOWL(ah)) ?
287 HAL_OK : HAL_ENOTSUPP;
288 default:
289 break;
291 return ar5212GetCapability(ah, type, capability, result);
294 static int ar5416DetectMacHang(struct ath_hal *ah);
295 static int ar5416DetectBBHang(struct ath_hal *ah);
297 HAL_BOOL
298 ar5416GetDiagState(struct ath_hal *ah, int request,
299 const void *args, uint32_t argsize,
300 void **result, uint32_t *resultsize)
302 struct ath_hal_5416 *ahp = AH5416(ah);
303 int hangs;
305 if (ath_hal_getdiagstate(ah, request, args, argsize, result, resultsize))
306 return AH_TRUE;
307 switch (request) {
308 case HAL_DIAG_EEPROM:
309 return ath_hal_eepromDiag(ah, request,
310 args, argsize, result, resultsize);
311 case HAL_DIAG_CHECK_HANGS:
312 if (argsize != sizeof(int))
313 return AH_FALSE;
314 hangs = *(const int *) args;
315 ahp->ah_hangs = 0;
316 if (hangs & HAL_BB_HANGS)
317 ahp->ah_hangs |= ar5416DetectBBHang(ah);
318 /* NB: if BB is hung MAC will be hung too so skip check */
319 if (ahp->ah_hangs == 0 && (hangs & HAL_MAC_HANGS))
320 ahp->ah_hangs |= ar5416DetectMacHang(ah);
321 *result = &ahp->ah_hangs;
322 *resultsize = sizeof(ahp->ah_hangs);
323 return AH_TRUE;
325 return ar5212GetDiagState(ah, request,
326 args, argsize, result, resultsize);
329 typedef struct {
330 uint32_t dma_dbg_3;
331 uint32_t dma_dbg_4;
332 uint32_t dma_dbg_5;
333 uint32_t dma_dbg_6;
334 } mac_dbg_regs_t;
336 typedef enum {
337 dcu_chain_state = 0x1,
338 dcu_complete_state = 0x2,
339 qcu_state = 0x4,
340 qcu_fsp_ok = 0x8,
341 qcu_fsp_state = 0x10,
342 qcu_stitch_state = 0x20,
343 qcu_fetch_state = 0x40,
344 qcu_complete_state = 0x80
345 } hal_mac_hangs_t;
347 typedef struct {
348 int states;
349 uint8_t dcu_chain_state;
350 uint8_t dcu_complete_state;
351 uint8_t qcu_state;
352 uint8_t qcu_fsp_ok;
353 uint8_t qcu_fsp_state;
354 uint8_t qcu_stitch_state;
355 uint8_t qcu_fetch_state;
356 uint8_t qcu_complete_state;
357 } hal_mac_hang_check_t;
359 static HAL_BOOL
360 ar5416CompareDbgHang(struct ath_hal *ah, const mac_dbg_regs_t *regs,
361 const hal_mac_hang_check_t *check)
363 int found_states;
365 found_states = 0;
366 if (check->states & dcu_chain_state) {
367 int i;
369 for (i = 0; i < 6; i++) {
370 if (((regs->dma_dbg_4 >> (5*i)) & 0x1f) ==
371 check->dcu_chain_state)
372 found_states |= dcu_chain_state;
374 for (i = 0; i < 4; i++) {
375 if (((regs->dma_dbg_5 >> (5*i)) & 0x1f) ==
376 check->dcu_chain_state)
377 found_states |= dcu_chain_state;
380 if (check->states & dcu_complete_state) {
381 if ((regs->dma_dbg_6 & 0x3) == check->dcu_complete_state)
382 found_states |= dcu_complete_state;
384 if (check->states & qcu_stitch_state) {
385 if (((regs->dma_dbg_3 >> 18) & 0xf) == check->qcu_stitch_state)
386 found_states |= qcu_stitch_state;
388 if (check->states & qcu_fetch_state) {
389 if (((regs->dma_dbg_3 >> 22) & 0xf) == check->qcu_fetch_state)
390 found_states |= qcu_fetch_state;
392 if (check->states & qcu_complete_state) {
393 if (((regs->dma_dbg_3 >> 26) & 0x7) == check->qcu_complete_state)
394 found_states |= qcu_complete_state;
396 return (found_states == check->states);
399 #define NUM_STATUS_READS 50
401 static int
402 ar5416DetectMacHang(struct ath_hal *ah)
404 static const hal_mac_hang_check_t hang_sig1 = {
405 .dcu_chain_state = 0x6,
406 .dcu_complete_state = 0x1,
407 .states = dcu_chain_state
408 | dcu_complete_state,
410 static const hal_mac_hang_check_t hang_sig2 = {
411 .qcu_stitch_state = 0x9,
412 .qcu_fetch_state = 0x8,
413 .qcu_complete_state = 0x4,
414 .states = qcu_stitch_state
415 | qcu_fetch_state
416 | qcu_complete_state,
418 mac_dbg_regs_t mac_dbg;
419 int i;
421 mac_dbg.dma_dbg_3 = OS_REG_READ(ah, AR_DMADBG_3);
422 mac_dbg.dma_dbg_4 = OS_REG_READ(ah, AR_DMADBG_4);
423 mac_dbg.dma_dbg_5 = OS_REG_READ(ah, AR_DMADBG_5);
424 mac_dbg.dma_dbg_6 = OS_REG_READ(ah, AR_DMADBG_6);
425 for (i = 1; i <= NUM_STATUS_READS; i++) {
426 if (mac_dbg.dma_dbg_3 != OS_REG_READ(ah, AR_DMADBG_3) ||
427 mac_dbg.dma_dbg_4 != OS_REG_READ(ah, AR_DMADBG_4) ||
428 mac_dbg.dma_dbg_5 != OS_REG_READ(ah, AR_DMADBG_5) ||
429 mac_dbg.dma_dbg_6 != OS_REG_READ(ah, AR_DMADBG_6))
430 return 0;
433 if (ar5416CompareDbgHang(ah, &mac_dbg, &hang_sig1))
434 return HAL_MAC_HANG_SIG1;
435 if (ar5416CompareDbgHang(ah, &mac_dbg, &hang_sig2))
436 return HAL_MAC_HANG_SIG2;
438 HALDEBUG(ah, HAL_DEBUG_ANY, "%s Found an unknown MAC hang signature "
439 "DMADBG_3=0x%x DMADBG_4=0x%x DMADBG_5=0x%x DMADBG_6=0x%x\n",
440 __func__, mac_dbg.dma_dbg_3, mac_dbg.dma_dbg_4, mac_dbg.dma_dbg_5,
441 mac_dbg.dma_dbg_6);
443 return HAL_MAC_HANG_UNKNOWN;
447 * Determine if the baseband using the Observation Bus Register
449 static int
450 ar5416DetectBBHang(struct ath_hal *ah)
453 * Check the PCU Observation Bus 1 register (0x806c)
454 * NUM_STATUS_READS times
456 * 4 known BB hang signatures -
457 * [1] bits 8,9,11 are 0. State machine state (bits 25-31) is 0x1E
458 * [2] bits 8,9 are 1, bit 11 is 0. State machine state
459 * (bits 25-31) is 0x52
460 * [3] bits 8,9 are 1, bit 11 is 0. State machine state
461 * (bits 25-31) is 0x18
462 * [4] bit 10 is 1, bit 11 is 0. WEP state (bits 12-17) is 0x2,
463 * Rx State (bits 20-24) is 0x7.
465 static const struct {
466 uint32_t val;
467 uint32_t mask;
468 int code;
469 } hang_list[] = {
470 /* Reg Value Reg Mask Hang Code XXX */
471 { 0x1E000000, 0x7E000B00, HAL_BB_HANG_DFS },
472 { 0x52000B00, 0x7E000B00, HAL_BB_HANG_RIFS },
473 { 0x18000B00, 0x7E000B00, HAL_BB_HANG_RX_CLEAR },
474 { 0x00702400, 0x7E7FFFEF, HAL_BB_HANG_RX_CLEAR }
476 uint32_t hang_sig;
477 int i;
479 hang_sig = OS_REG_READ(ah, AR_OBSERV_1);
480 for (i = 1; i <= NUM_STATUS_READS; i++) {
481 if (hang_sig != OS_REG_READ(ah, AR_OBSERV_1))
482 return 0;
484 for (i = 0; i < NELEM(hang_list); i++)
485 if ((hang_sig & hang_list[i].mask) == hang_list[i].val) {
486 HALDEBUG(ah, HAL_DEBUG_ANY,
487 "%s BB hang, signature 0x%x, code 0x%x\n",
488 __func__, hang_sig, hang_list[i].code);
489 return hang_list[i].code;
492 HALDEBUG(ah, HAL_DEBUG_ANY, "%s Found an unknown BB hang signature! "
493 "<0x806c>=0x%x\n", __func__, hang_sig);
495 return HAL_BB_HANG_UNKNOWN;
497 #undef NUM_STATUS_READS