1 # Thanks to Pieter Conradie for this script!
3 # Unknown vendor board contains:
5 # Atmel AT91SAM9260 : PLLA = 192.512MHz, MCK = 96.256 MHz
6 # OSCSEL configured for internal RC oscillator (22 to 42 kHz)
8 # 16-bit NOR FLASH : Intel JS28F128P30T85 128MBit
9 # 32-bit SDRAM : 2 x Samsung K4S561632H-UC75, 4M x 16Bit x 4 Banks
10 ##################################################################
12 # We add to the minimal configuration.
13 source [find target/at91sam9260.cfg]
15 $_TARGETNAME configure -event reset-start {
16 # At reset CPU runs at 22 to 42 kHz.
17 # JTAG Frequency must be 6 times slower.
20 # RSTC_MR : enable user reset, MMU may be enabled... use physical address
21 arm926ejs mww phys 0xfffffd08 0xa5000501
25 $_TARGETNAME configure -event reset-init {
26 mww 0xfffffd44 0x00008000 # WDT_MR : disable watchdog
28 mww 0xfffffc20 0x00004001 # CKGR_MOR : enable the main oscillator
30 mww 0xfffffc30 0x00000001 # PMC_MCKR : switch to main oscillator
32 mww 0xfffffc28 0x205dbf09 # CKGR_PLLAR: Set PLLA Register for 192.512MHz
34 mww 0xfffffc30 0x00000101 # PMC_MCKR : Select prescaler (divide by 2)
36 mww 0xfffffc30 0x00000102 # PMC_MCKR : Clock from PLLA is selected (96.256 MHz)
39 # Increase JTAG Speed to 6 MHz if RCLK is not supported
42 arm7_9 dcc_downloads enable # Enable faster DCC downloads
44 mww 0xffffec00 0x01020102 # SMC_SETUP0 : Setup SMC for Intel NOR Flash JS28F128P30T85 128MBit
45 mww 0xffffec04 0x09070806 # SMC_PULSE0
46 mww 0xffffec08 0x000d000b # SMC_CYCLE0
47 mww 0xffffec0c 0x00001003 # SMC_MODE0
49 flash probe 0 # Identify flash bank 0
51 mww 0xfffff870 0xffff0000 # PIO_ASR : Select peripheral function for D15..D31
52 mww 0xfffff804 0xffff0000 # PIO_PDR : Disable PIO function for D15..D31
53 mww 0xfffff860 0xffff0000 # PIO_PUDR : Disable D15..D31 pull-ups
55 mww 0xffffef1c 0x00010102 # EBI_CSA : Assign EBI Chip Select 1 to SDRAM
56 # VDDIOMSEL set for +3V3 memory
57 # Disable D0..D15 pull-ups
59 mww 0xffffea08 0x85227259 # SDRAMC_CR : Configure SDRAM (2 x Samsung K4S561632H-UC75 : 4M x 16Bit x 4 Banks)
61 mww 0xffffea00 0x1 # SDRAMC_MR : issue a NOP command
63 mww 0xffffea00 0x2 # SDRAMC_MR : issue an 'All Banks Precharge' command
65 mww 0xffffea00 0x4 # SDRAMC_MR : issue 8 x 'Auto-Refresh' Command
81 mww 0xffffea00 0x3 # SDRAMC_MR : issue a 'Load Mode Register' command
83 mww 0xffffea00 0x0 # SDRAMC_MR : normal mode
85 mww 0xffffea04 0x2a2 # SDRAMC_TR : Set refresh timer count to 7us
93 #flash bank cfi <base> <size> <chip width> <bus width> <target#>
94 flash bank cfi 0x10000000 0x01000000 2 2 0