mb/google/skyrim: First pass GPIO configuriation for Skyrim
[coreboot.git] / util / ifdtool / ifdtool.h
blob15e207d9aaa32163099b3a79ea848932f013fdb8
1 /* ifdtool - dump Intel Firmware Descriptor information */
2 /* SPDX-License-Identifier: GPL-2.0-only */
4 #include <stdint.h>
5 #include <stdbool.h>
6 #define IFDTOOL_VERSION "1.2"
8 enum ifd_version {
9 IFD_VERSION_1,
10 IFD_VERSION_2,
13 /* port from flashrom */
14 enum ich_chipset {
15 CHIPSET_ICH_UNKNOWN,
16 CHIPSET_ICH,
17 CHIPSET_ICH2345,
18 CHIPSET_ICH6,
19 CHIPSET_POULSBO, /* SCH U* */
20 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
21 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
22 CHIPSET_ICH7,
23 CHIPSET_ICH8,
24 CHIPSET_ICH9,
25 CHIPSET_ICH10,
26 CHIPSET_PCH_UNKNOWN,
27 CHIPSET_5_SERIES_IBEX_PEAK,
28 CHIPSET_6_SERIES_COUGAR_POINT,
29 CHIPSET_7_SERIES_PANTHER_POINT,
30 CHIPSET_8_SERIES_LYNX_POINT,
31 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture:
32 * Bay Trail, Avoton/Rangeley
34 CHIPSET_8_SERIES_LYNX_POINT_LP,
35 CHIPSET_8_SERIES_WELLSBURG,
36 CHIPSET_9_SERIES_WILDCAT_POINT,
37 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
38 CHIPSET_N_J_SERIES_APOLLO_LAKE, /* Apollo Lake: N3xxx, J3xxx */
39 CHIPSET_N_J_SERIES_GEMINI_LAKE, /* Gemini Lake: N5xxx, J5xxx, N4xxx, J4xxx */
40 CHIPSET_N_SERIES_JASPER_LAKE, /* Jasper Lake: N6xxx, N51xx, N45xx */
41 CHIPSET_x6000_SERIES_ELKHART_LAKE, /* Elkhart Lake: x6000 */
42 CHIPSET_100_200_SERIES_SUNRISE_POINT, /* 6th-7th gen Core i/o (LP) variants */
43 CHIPSET_300_SERIES_CANNON_POINT, /* 8th-9th gen Core i/o (LP) variants */
44 CHIPSET_400_SERIES_ICE_POINT, /* 10th gen Core i/o (LP) variants */
45 CHIPSET_500_600_SERIES_TIGER_ALDER_POINT, /* 11th-12th gen Core i/o (LP)
46 * variants onwards */
47 CHIPSET_C620_SERIES_LEWISBURG,
50 enum platform {
51 PLATFORM_APL,
52 PLATFORM_CNL,
53 PLATFORM_LBG,
54 PLATFORM_EHL,
55 PLATFORM_GLK,
56 PLATFORM_ICL,
57 PLATFORM_JSL,
58 PLATFORM_SKLKBL,
59 PLATFORM_TGL,
60 PLATFORM_ADL,
61 PLATFORM_IFD2,
64 #define LAYOUT_LINELEN 80
66 enum spi_frequency {
67 SPI_FREQUENCY_20MHZ = 0,
68 SPI_FREQUENCY_33MHZ = 1,
69 SPI_FREQUENCY_48MHZ = 2,
70 SPI_FREQUENCY_50MHZ_30MHZ = 4,
71 SPI_FREQUENCY_17MHZ = 6,
74 enum spi_frequency_500_series {
75 SPI_FREQUENCY_100MHZ = 0,
76 SPI_FREQUENCY_50MHZ = 1,
77 SPI_FREQUENCY_500SERIES_33MHZ = 3,
78 SPI_FREQUENCY_25MHZ = 4,
79 SPI_FREQUENCY_14MHZ = 6,
82 enum espi_frequency {
83 ESPI_FREQUENCY_20MHZ = 0,
84 ESPI_FREQUENCY_24MHZ = 1,
85 ESPI_FREQUENCY_30MHZ = 2,
86 ESPI_FREQUENCY_48MHZ = 3,
87 ESPI_FREQUENCY_60MHZ = 4,
88 ESPI_FREQUENCY_17MHZ = 6,
91 enum espi_frequency_500_series {
92 ESPI_FREQUENCY_500SERIES_20MHZ = 0,
93 ESPI_FREQUENCY_500SERIES_24MHZ = 1,
94 ESPI_FREQUENCY_500SERIES_25MHZ = 2,
95 ESPI_FREQUENCY_500SERIES_48MHZ = 3,
96 ESPI_FREQUENCY_500SERIES_60MHZ = 4,
99 enum component_density {
100 COMPONENT_DENSITY_512KB = 0,
101 COMPONENT_DENSITY_1MB = 1,
102 COMPONENT_DENSITY_2MB = 2,
103 COMPONENT_DENSITY_4MB = 3,
104 COMPONENT_DENSITY_8MB = 4,
105 COMPONENT_DENSITY_16MB = 5,
106 COMPONENT_DENSITY_32MB = 6,
107 COMPONENT_DENSITY_64MB = 7,
108 COMPONENT_DENSITY_UNUSED = 0xf
111 // flash descriptor
112 typedef struct {
113 uint32_t flvalsig;
114 uint32_t flmap0;
115 uint32_t flmap1;
116 uint32_t flmap2;
117 uint32_t flmap3; // Exist for 500 series onwards
118 } __attribute__((packed)) fdbar_t;
120 // regions
121 #define MAX_REGIONS 16
122 #define MAX_REGIONS_OLD 5
124 enum flash_regions {
125 REGION_DESC,
126 REGION_BIOS,
127 REGION_ME,
128 REGION_GBE,
129 REGION_PDR,
130 REGION_DEV_EXP1,
131 REGION_BIOS2,
132 REGION_EC = 8,
133 REGION_DEV_EXP2,
134 REGION_IE,
135 REGION_10GB_0,
136 REGION_10GB_1,
137 REGION_PTT = 15,
140 typedef struct {
141 uint32_t flreg[MAX_REGIONS];
142 } __attribute__((packed)) frba_t;
144 // component section
145 typedef struct {
146 uint32_t flcomp;
147 uint32_t flill;
148 uint32_t flpb;
149 } __attribute__((packed)) fcba_t;
151 // pch strap
152 #define MAX_PCHSTRP 1024
154 typedef struct {
155 uint32_t pchstrp[MAX_PCHSTRP];
156 } __attribute__((packed)) fpsba_t;
159 * WR / RD bits start at different locations within the flmstr regs, but
160 * otherwise have identical meaning.
162 #define FLMSTR_WR_SHIFT_V1 24
163 #define FLMSTR_WR_SHIFT_V2 20
164 #define FLMSTR_RD_SHIFT_V1 16
165 #define FLMSTR_RD_SHIFT_V2 8
167 // master
168 typedef struct {
169 uint32_t flmstr1;
170 uint32_t flmstr2;
171 uint32_t flmstr3;
172 uint32_t flmstr4;
173 uint32_t flmstr5;
174 } __attribute__((packed)) fmba_t;
176 // processor strap
177 typedef struct {
178 uint32_t data[8];
179 } __attribute__((packed)) fmsba_t;
181 // ME VSCC
182 typedef struct {
183 uint32_t jid;
184 uint32_t vscc;
185 } vscc_t;
187 typedef struct {
188 // Actual number of entries specified in vtl
189 /* FIXME: Rationale for the limit of 8.
190 * AFAICT it's 127, cf. flashrom's ich_descriptors_tool). */
191 vscc_t entry[8];
192 } vtba_t;
194 typedef struct {
195 int base, limit, size;
196 } region_t;
198 struct region_name {
199 const char *pretty;
200 const char *terse;
201 const char *filename;
202 const char *fmapname;