tree: drop last paragraph of GPL copyright header
[coreboot.git] / src / northbridge / via / vx800 / driving_clk_phase_data.h
blob08299c7a94ca0d0baf1aa71de381716c7bb5822a
1 /*
2 * This file is part of the coreboot project.
4 * Copyright (C) 2009 One Laptop per Child, Association, Inc.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
16 #ifndef DRIVINGCLKPHASEDATA_H
17 #define DRIVINGCLKPHASEDATA_H
19 //extern u8 DDR2_DQSA_Driving_Table[4] ;
20 //extern u8 DDR2_DQSB_Driving_Table[2] ;
22 //extern u8 DDR2_DQA_Driving_Table[4] ;
23 //extern u8 DDR2_DQB_Driving_Table[2] ;
25 //extern u8 DDR2_CSA_Driving_Table_x8[4] ;
26 //extern u8 DDR2_CSB_Driving_Table_x8[2] ;
27 //extern u8 DDR2_CSA_Driving_Table_x16[4];
28 //extern u8 DDR2_CSB_Driving_Table_x16[2];
30 #define MA_Table 3
31 //extern u8 DDR2_MAA_Driving_Table[MA_Table][4];
32 //extern u8 DDR2_MAB_Driving_Table[MA_Table][2];
34 //extern u8 DDR2_DCLKA_Driving_Table[4] ;
35 //extern u8 DDR2_DCLKB_Driving_Table[4];
37 #define DUTY_CYCLE_FREQ_NUM 6
38 #define DUTY_CYCLE_REG_NUM 3
39 //extern u8 ChA_Duty_Control_DDR2[DUTY_CYCLE_REG_NUM][DUTY_CYCLE_FREQ_NUM];
40 //extern u8 ChB_Duty_Control_DDR2[DUTY_CYCLE_REG_NUM][DUTY_CYCLE_FREQ_NUM];
42 #define Clk_Phase_Table_DDR2_Width 6
43 //extern u8 DDR2_ChA_Clk_Phase_Table_1R[3][Clk_Phase_Table_DDR2_Width];
44 //extern u8 DDR2_ChB_Clk_Phase_Table_1R[3][Clk_Phase_Table_DDR2_Width];
45 //extern u8 DDR2_ChA_Clk_Phase_Table_2R[3][Clk_Phase_Table_DDR2_Width];
47 #define WrtData_REG_NUM 4
48 #define WrtData_FREQ_NUM 6
49 //extern u8 DDR2_ChA_WrtData_Phase_Table[WrtData_REG_NUM ][WrtData_FREQ_NUM];
50 //extern u8 DDR2_ChB_WrtData_Phase_Table[WrtData_REG_NUM ][WrtData_FREQ_NUM];
52 #define DQ_DQS_Delay_Table_Width 4
53 //extern u8 DDR2_CHA_DQ_DQS_Delay_Table[4][DQ_DQS_Delay_Table_Width];
54 //extern u8 DDR2_CHB_DQ_DQS_Delay_Table[4][DQ_DQS_Delay_Table_Width];
56 #define DQS_INPUT_CAPTURE_REG_NUM 3
57 #define DQS_INPUT_CAPTURE_FREQ_NUM 6
58 //extern u8 DDR2_ChA_DQS_Input_Capture_Tbl[DQS_INPUT_CAPTURE_REG_NUM ][DQS_INPUT_CAPTURE_FREQ_NUM];
59 //extern u8 DDR2_ChB_DQS_Input_Capture_Tbl[DQS_INPUT_CAPTURE_REG_NUM ][DQS_INPUT_CAPTURE_FREQ_NUM];
61 //extern u8 Fixed_DQSA_1_2_Rank_Table[4][2];
62 //extern u8 Fixed_DQSA_3_4_Rank_Table[4][2];
64 //extern u8 Fixed_DQSB_1_2_Rank_Table[4][2];
65 //extern u8 Fixed_DQSB_3_4_Rank_Table[4][2];
66 #endif /* DRIVINGCLKPHASEDATA_H */