mb/lenovo/*/romstage: No need to specify board's model in comments
[coreboot.git] / src / mainboard / lenovo / x201 / romstage.c
blobb6efbd767c9626841169dda26b8c84165e1e68d5
1 /*
2 * This file is part of the coreboot project.
4 * Copyright (C) 2007-2009 coresystems GmbH
5 * Copyright (C) 2011 Sven Schnelle <svens@stackframe.org>
6 * Copyright (C) 2013 Vladimir Serbinenko <phcoder@gmail.com>
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; version 2 of
11 * the License.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
19 /* __PRE_RAM__ means: use "unsigned" for device, not a struct. */
21 #include <stdint.h>
22 #include <string.h>
23 #include <arch/io.h>
24 #include <device/pci_def.h>
25 #include <device/pnp_def.h>
26 #include <cpu/x86/lapic.h>
27 #include <lib.h>
28 #include <romstage_handoff.h>
29 #include <console/console.h>
30 #include <cpu/x86/bist.h>
31 #include <cpu/intel/romstage.h>
32 #include <ec/acpi/ec.h>
33 #include <delay.h>
34 #include <timestamp.h>
35 #include <arch/acpi.h>
37 #include "dock.h"
38 #include "arch/early_variables.h"
39 #include <southbridge/intel/ibexpeak/pch.h>
40 #include <southbridge/intel/common/gpio.h>
41 #include <northbridge/intel/nehalem/nehalem.h>
43 #include <northbridge/intel/nehalem/raminit.h>
44 #include <southbridge/intel/ibexpeak/me.h>
46 static void pch_enable_lpc(void)
48 /* EC Decode Range Port60/64, Port62/66 */
49 /* Enable EC, PS/2 Keyboard/Mouse */
50 pci_write_config16(PCH_LPC_DEV, LPC_EN,
51 CNF2_LPC_EN | CNF1_LPC_EN | MC_LPC_EN | KBC_LPC_EN |
52 COMA_LPC_EN | GAMEL_LPC_EN);
54 pci_write_config32(PCH_LPC_DEV, LPC_GEN1_DEC, 0x7c1601);
55 pci_write_config32(PCH_LPC_DEV, LPC_GEN2_DEC, 0xc15e1);
56 pci_write_config32(PCH_LPC_DEV, LPC_GEN3_DEC, 0x1c1681);
57 pci_write_config32(PCH_LPC_DEV, LPC_GEN4_DEC, (0x68 & ~3) | 0x00040001);
59 pci_write_config16(PCH_LPC_DEV, LPC_IO_DEC, 0x10);
61 pci_write_config32(PCH_LPC_DEV, 0xd0, 0x0);
62 pci_write_config32(PCH_LPC_DEV, 0xdc, 0x8);
64 pci_write_config8(PCH_LPC_DEV, GEN_PMCON_3,
65 (pci_read_config8(PCH_LPC_DEV, GEN_PMCON_3) & ~2) | 1);
67 pci_write_config32(PCH_LPC_DEV, ETR3,
68 pci_read_config32(PCH_LPC_DEV, ETR3) & ~ETR3_CF9GR);
71 static void rcba_config(void)
73 southbridge_configure_default_intmap();
75 static const u32 rcba_dump3[] = {
76 /* 3310 */ 0x02060100, 0x0000000f, 0x01020000, 0x80000000,
77 /* 3320 */ 0x00000000, 0x04000000, 0x00000000, 0x00000000,
78 /* 3330 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
79 /* 3340 */ 0x000fffff, 0x00000000, 0x00000000, 0x00000000,
80 /* 3350 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
81 /* 3360 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
82 /* 3370 */ 0x00000000, 0x00000000, 0x7f8fdfff, 0x00000000,
83 /* 3380 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
84 /* 3390 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
85 /* 33a0 */ 0x00003900, 0x00000000, 0x00000000, 0x00000000,
86 /* 33b0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
87 /* 33c0 */ 0x00010000, 0x00000000, 0x00000000, 0x0001004b,
88 /* 33d0 */ 0x06000008, 0x00010000, 0x00000000, 0x00000000,
89 /* 33e0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
90 /* 33f0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
91 /* 3400 */ 0x0000001c, 0x00000080, 0x00000000, 0x00000000,
92 /* 3410 */ 0x00000c61, 0x00000000, 0x16e41fe1, 0xbf4f001f,
93 /* 3420 */ 0x00000000, 0x00060010, 0x0000001d, 0x00000000,
94 /* 3430 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
95 /* 3440 */ 0xdeaddeed, 0x00000000, 0x00000000, 0x00000000,
96 /* 3450 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
97 /* 3460 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
98 /* 3470 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
99 /* 3480 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
100 /* 3490 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
101 /* 34a0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
102 /* 34b0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
103 /* 34c0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
104 /* 34d0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
105 /* 34e0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
106 /* 34f0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
107 /* 3500 */ 0x20000557, 0x2000055f, 0x2000074b, 0x2000074b,
108 /* 3510 */ 0x20000557, 0x2000014b, 0x2000074b, 0x2000074b,
109 /* 3520 */ 0x2000074b, 0x2000074b, 0x2000055f, 0x2000055f,
110 /* 3530 */ 0x20000557, 0x2000055f, 0x00000000, 0x00000000,
111 /* 3540 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
112 /* 3550 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
113 /* 3560 */ 0x00000001, 0x000026a3, 0x00040002, 0x01000052,
114 /* 3570 */ 0x02000772, 0x16000f8f, 0x1800ff4f, 0x0001d630,
115 /* 3580 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
116 /* 3590 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
117 /* 35a0 */ 0xfc000201, 0x3c000201, 0x00000000, 0x00000000,
118 /* 35b0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
119 /* 35c0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
120 /* 35d0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
121 /* 35e0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
122 /* 35f0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
123 /* 3600 */ 0x0a001f00, 0x00000000, 0x00000000, 0x00000001,
124 /* 3610 */ 0x00010000, 0x00000000, 0x00000000, 0x00000000,
125 /* 3600 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
126 /* 3610 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
127 /* 3620 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
128 /* 3630 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
129 /* 3640 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
130 /* 3650 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
131 /* 3660 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
132 /* 3670 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
133 /* 3680 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
134 /* 3690 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
135 /* 36a0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
136 /* 36b0 */ 0x00000000, 0x089c0018, 0x00000000, 0x00000000,
137 /* 36c0 */ 0x11111111, 0x00000000, 0x00000000, 0x00000000,
138 /* 36d0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
139 /* 36e0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
140 /* 36f0 */ 0x00000000, 0x00000000, 0x00000000, 0x00000000,
141 /* 3710 */ 0x00000000, 0x4e564d49, 0x00000000, 0x00000000,
143 unsigned i;
144 for (i = 0; i < sizeof(rcba_dump3) / 4; i++) {
145 RCBA32(4 * i + 0x3310) = rcba_dump3[i];
146 (void)RCBA32(4 * i + 0x3310);
150 static inline void write_acpi32(u32 addr, u32 val)
152 outl(val, DEFAULT_PMBASE | addr);
155 static inline void write_acpi16(u32 addr, u16 val)
157 outw(val, DEFAULT_PMBASE | addr);
160 static inline u32 read_acpi32(u32 addr)
162 return inl(DEFAULT_PMBASE | addr);
165 static void set_fsb_frequency(void)
167 u8 block[5];
168 u16 fsbfreq = 62879;
169 smbus_block_read(0x69, 0, 5, block);
170 block[0] = fsbfreq;
171 block[1] = fsbfreq >> 8;
173 smbus_block_write(0x69, 0, 5, block);
176 void mainboard_romstage_entry(unsigned long bist)
178 u32 reg32;
179 int s3resume = 0;
180 const u8 spd_addrmap[4] = { 0x50, 0, 0x51, 0 };
182 timestamp_init(timestamp_get());
184 timestamp_add_now(TS_START_ROMSTAGE);
186 if (bist == 0)
187 enable_lapic();
189 nehalem_early_initialization(NEHALEM_MOBILE);
191 pch_enable_lpc();
193 /* Enable USB Power. We need to do it early for usbdebug to work. */
194 ec_set_bit(0x3b, 4);
196 /* Enable GPIOs */
197 pci_write_config32(PCH_LPC_DEV, GPIO_BASE, DEFAULT_GPIOBASE | 1);
198 pci_write_config8(PCH_LPC_DEV, GPIO_CNTL, 0x10);
200 setup_pch_gpios(&mainboard_gpio_map);
203 /* This should probably go away. Until now it is required
204 * and mainboard specific
206 rcba_config();
208 console_init();
210 /* Halt if there was a built in self test failure */
211 report_bist_failure(bist);
213 /* Read PM1_CNT */
214 reg32 = inl(DEFAULT_PMBASE + 0x04);
215 printk(BIOS_DEBUG, "PM1_CNT: %08x\n", reg32);
216 if (((reg32 >> 10) & 7) == 5) {
217 u8 reg8;
218 reg8 = pci_read_config8(PCI_DEV(0, 0x1f, 0), 0xa2);
219 printk(BIOS_DEBUG, "a2: %02x\n", reg8);
220 if (!(reg8 & 0x20)) {
221 outl(reg32 & ~(7 << 10), DEFAULT_PMBASE + 0x04);
222 printk(BIOS_DEBUG, "Bad resume from S3 detected.\n");
223 } else {
224 if (acpi_s3_resume_allowed()) {
225 printk(BIOS_DEBUG, "Resume from S3 detected.\n");
226 s3resume = 1;
227 } else {
228 printk(BIOS_DEBUG,
229 "Resume from S3 detected, but disabled.\n");
234 /* Enable SMBUS. */
235 enable_smbus();
237 outb((inb(DEFAULT_GPIOBASE | 0x3a) & ~0x2) | 0x20,
238 DEFAULT_GPIOBASE | 0x3a);
239 outb(0x50, 0x15ec);
240 outb(inb(0x15ee) & 0x70, 0x15ee);
242 write_acpi16(0x2, 0x0);
243 write_acpi32(0x28, 0x0);
244 write_acpi32(0x2c, 0x0);
245 if (!s3resume) {
246 read_acpi32(0x4);
247 read_acpi32(0x20);
248 read_acpi32(0x34);
249 write_acpi16(0x0, 0x900);
250 write_acpi32(0x20, 0xffff7ffe);
251 write_acpi32(0x34, 0x56974);
252 pci_write_config8(PCH_LPC_DEV, GEN_PMCON_3,
253 pci_read_config8(PCH_LPC_DEV, GEN_PMCON_3) | 2);
256 early_thermal_init();
258 timestamp_add_now(TS_BEFORE_INITRAM);
260 chipset_init(s3resume);
262 set_fsb_frequency();
264 raminit(s3resume, spd_addrmap);
266 timestamp_add_now(TS_AFTER_INITRAM);
268 intel_early_me_status();
270 if (s3resume) {
271 /* Clear SLP_TYPE. This will break stage2 but
272 * we care for that when we get there.
274 reg32 = inl(DEFAULT_PMBASE + 0x04);
275 outl(reg32 & ~(7 << 10), DEFAULT_PMBASE + 0x04);
278 romstage_handoff_init(s3resume);
280 if (!s3resume)
281 quick_ram_check();