1 // SPDX-License-Identifier: GPL-2.0-only
3 * pata_artop.c - ARTOP ATA controller driver
6 * (C) 2007,2011 Bartlomiej Zolnierkiewicz
8 * Based in part on drivers/ide/pci/aec62xx.c
9 * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
10 * 865/865R fixes for Macintosh card version from a patch to the old
11 * driver by Thibaut VARENE <varenet@parisc-linux.org>
12 * When setting the PCI latency we must set 0x80 or higher for burst
13 * performance Alessandro Zummo <alessandro.zummo@towertech.it>
16 * Investigate no_dsc on 850R
20 #include <linux/kernel.h>
21 #include <linux/module.h>
22 #include <linux/pci.h>
23 #include <linux/blkdev.h>
24 #include <linux/delay.h>
25 #include <linux/device.h>
26 #include <scsi/scsi_host.h>
27 #include <linux/libata.h>
28 #include <linux/ata.h>
30 #define DRV_NAME "pata_artop"
31 #define DRV_VERSION "0.4.6"
34 * The ARTOP has 33 Mhz and "over clocked" timing tables. Until we
35 * get PCI bus speed functionality we leave this as 0. Its a variable
36 * for when we get the functionality and also for folks wanting to
43 * artop62x0_pre_reset - probe begin
45 * @deadline: deadline jiffies for the operation
47 * Nothing complicated needed here.
50 static int artop62x0_pre_reset(struct ata_link
*link
, unsigned long deadline
)
52 static const struct pci_bits artop_enable_bits
[] = {
53 { 0x4AU
, 1U, 0x02UL
, 0x02UL
}, /* port 0 */
54 { 0x4AU
, 1U, 0x04UL
, 0x04UL
}, /* port 1 */
57 struct ata_port
*ap
= link
->ap
;
58 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
60 /* Odd numbered device ids are the units with enable bits. */
61 if ((pdev
->device
& 1) &&
62 !pci_test_config_bits(pdev
, &artop_enable_bits
[ap
->port_no
]))
65 return ata_sff_prereset(link
, deadline
);
69 * artop6260_cable_detect - identify cable type
72 * Identify the cable type for the ARTOP interface in question
75 static int artop6260_cable_detect(struct ata_port
*ap
)
77 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
79 pci_read_config_byte(pdev
, 0x49, &tmp
);
80 if (tmp
& (1 << ap
->port_no
))
81 return ATA_CBL_PATA40
;
82 return ATA_CBL_PATA80
;
86 * artop6210_load_piomode - Load a set of PATA PIO timings
87 * @ap: Port whose timings we are configuring
91 * Set PIO mode for device, in host controller PCI config space. This
92 * is used both to set PIO timings in PIO mode and also to set the
93 * matching PIO clocking for UDMA, as well as the MWDMA timings.
96 * None (inherited from caller).
99 static void artop6210_load_piomode(struct ata_port
*ap
, struct ata_device
*adev
, unsigned int pio
)
101 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
102 int dn
= adev
->devno
+ 2 * ap
->port_no
;
103 static const u16 timing
[2][5] = {
104 { 0x0000, 0x000A, 0x0008, 0x0303, 0x0301 },
105 { 0x0700, 0x070A, 0x0708, 0x0403, 0x0401 }
108 /* Load the PIO timing active/recovery bits */
109 pci_write_config_word(pdev
, 0x40 + 2 * dn
, timing
[clock
][pio
]);
113 * artop6210_set_piomode - Initialize host controller PATA PIO timings
114 * @ap: Port whose timings we are configuring
115 * @adev: Device we are configuring
117 * Set PIO mode for device, in host controller PCI config space. For
118 * ARTOP we must also clear the UDMA bits if we are not doing UDMA. In
119 * the event UDMA is used the later call to set_dmamode will set the
123 * None (inherited from caller).
126 static void artop6210_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
128 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
129 int dn
= adev
->devno
+ 2 * ap
->port_no
;
132 artop6210_load_piomode(ap
, adev
, adev
->pio_mode
- XFER_PIO_0
);
134 /* Clear the UDMA mode bits (set_dmamode will redo this if needed) */
135 pci_read_config_byte(pdev
, 0x54, &ultra
);
136 ultra
&= ~(3 << (2 * dn
));
137 pci_write_config_byte(pdev
, 0x54, ultra
);
141 * artop6260_load_piomode - Initialize host controller PATA PIO timings
142 * @ap: Port whose timings we are configuring
143 * @adev: Device we are configuring
146 * Set PIO mode for device, in host controller PCI config space. The
147 * ARTOP6260 and relatives store the timing data differently.
150 * None (inherited from caller).
153 static void artop6260_load_piomode (struct ata_port
*ap
, struct ata_device
*adev
, unsigned int pio
)
155 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
156 int dn
= adev
->devno
+ 2 * ap
->port_no
;
157 static const u8 timing
[2][5] = {
158 { 0x00, 0x0A, 0x08, 0x33, 0x31 },
159 { 0x70, 0x7A, 0x78, 0x43, 0x41 }
162 /* Load the PIO timing active/recovery bits */
163 pci_write_config_byte(pdev
, 0x40 + dn
, timing
[clock
][pio
]);
167 * artop6260_set_piomode - Initialize host controller PATA PIO timings
168 * @ap: Port whose timings we are configuring
169 * @adev: Device we are configuring
171 * Set PIO mode for device, in host controller PCI config space. For
172 * ARTOP we must also clear the UDMA bits if we are not doing UDMA. In
173 * the event UDMA is used the later call to set_dmamode will set the
177 * None (inherited from caller).
180 static void artop6260_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
182 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
185 artop6260_load_piomode(ap
, adev
, adev
->pio_mode
- XFER_PIO_0
);
187 /* Clear the UDMA mode bits (set_dmamode will redo this if needed) */
188 pci_read_config_byte(pdev
, 0x44 + ap
->port_no
, &ultra
);
189 ultra
&= ~(7 << (4 * adev
->devno
)); /* One nibble per drive */
190 pci_write_config_byte(pdev
, 0x44 + ap
->port_no
, ultra
);
194 * artop6210_set_dmamode - Initialize host controller PATA PIO timings
195 * @ap: Port whose timings we are configuring
196 * @adev: Device whose timings we are configuring
198 * Set DMA mode for device, in host controller PCI config space.
201 * None (inherited from caller).
204 static void artop6210_set_dmamode (struct ata_port
*ap
, struct ata_device
*adev
)
207 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
208 int dn
= adev
->devno
+ 2 * ap
->port_no
;
211 if (adev
->dma_mode
== XFER_MW_DMA_0
)
216 /* Load the PIO timing active/recovery bits */
217 artop6210_load_piomode(ap
, adev
, pio
);
219 pci_read_config_byte(pdev
, 0x54, &ultra
);
220 ultra
&= ~(3 << (2 * dn
));
222 /* Add ultra DMA bits if in UDMA mode */
223 if (adev
->dma_mode
>= XFER_UDMA_0
) {
224 u8 mode
= (adev
->dma_mode
- XFER_UDMA_0
) + 1 - clock
;
227 ultra
|= (mode
<< (2 * dn
));
229 pci_write_config_byte(pdev
, 0x54, ultra
);
233 * artop6260_set_dmamode - Initialize host controller PATA PIO timings
234 * @ap: Port whose timings we are configuring
235 * @adev: Device we are configuring
237 * Set DMA mode for device, in host controller PCI config space. The
238 * ARTOP6260 and relatives store the timing data differently.
241 * None (inherited from caller).
244 static void artop6260_set_dmamode (struct ata_port
*ap
, struct ata_device
*adev
)
247 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
250 if (adev
->dma_mode
== XFER_MW_DMA_0
)
255 /* Load the PIO timing active/recovery bits */
256 artop6260_load_piomode(ap
, adev
, pio
);
258 /* Add ultra DMA bits if in UDMA mode */
259 pci_read_config_byte(pdev
, 0x44 + ap
->port_no
, &ultra
);
260 ultra
&= ~(7 << (4 * adev
->devno
)); /* One nibble per drive */
261 if (adev
->dma_mode
>= XFER_UDMA_0
) {
262 u8 mode
= adev
->dma_mode
- XFER_UDMA_0
+ 1 - clock
;
265 ultra
|= (mode
<< (4 * adev
->devno
));
267 pci_write_config_byte(pdev
, 0x44 + ap
->port_no
, ultra
);
271 * artop_6210_qc_defer - implement serialization
274 * Issue commands per host on this chip.
277 static int artop6210_qc_defer(struct ata_queued_cmd
*qc
)
279 struct ata_host
*host
= qc
->ap
->host
;
280 struct ata_port
*alt
= host
->ports
[1 ^ qc
->ap
->port_no
];
283 /* First apply the usual rules */
284 rc
= ata_std_qc_defer(qc
);
288 /* Now apply serialization rules. Only allow a command if the
289 other channel state machine is idle */
290 if (alt
&& alt
->qc_active
)
291 return ATA_DEFER_PORT
;
295 static struct scsi_host_template artop_sht
= {
296 ATA_BMDMA_SHT(DRV_NAME
),
299 static struct ata_port_operations artop6210_ops
= {
300 .inherits
= &ata_bmdma_port_ops
,
301 .cable_detect
= ata_cable_40wire
,
302 .set_piomode
= artop6210_set_piomode
,
303 .set_dmamode
= artop6210_set_dmamode
,
304 .prereset
= artop62x0_pre_reset
,
305 .qc_defer
= artop6210_qc_defer
,
308 static struct ata_port_operations artop6260_ops
= {
309 .inherits
= &ata_bmdma_port_ops
,
310 .cable_detect
= artop6260_cable_detect
,
311 .set_piomode
= artop6260_set_piomode
,
312 .set_dmamode
= artop6260_set_dmamode
,
313 .prereset
= artop62x0_pre_reset
,
316 static void atp8xx_fixup(struct pci_dev
*pdev
)
318 if (pdev
->device
== 0x0005)
319 /* BIOS may have left us in UDMA, clear it before libata probe */
320 pci_write_config_byte(pdev
, 0x54, 0);
321 else if (pdev
->device
== 0x0008 || pdev
->device
== 0x0009) {
324 /* Mac systems come up with some registers not set as we
327 /* Clear reset & test bits */
328 pci_read_config_byte(pdev
, 0x49, ®
);
329 pci_write_config_byte(pdev
, 0x49, reg
& ~0x30);
331 /* PCI latency must be > 0x80 for burst mode, tweak it
334 pci_read_config_byte(pdev
, PCI_LATENCY_TIMER
, ®
);
336 pci_write_config_byte(pdev
, PCI_LATENCY_TIMER
, 0x90);
338 /* Enable IRQ output and burst mode */
339 pci_read_config_byte(pdev
, 0x4a, ®
);
340 pci_write_config_byte(pdev
, 0x4a, (reg
& ~0x01) | 0x80);
345 * artop_init_one - Register ARTOP ATA PCI device with kernel services
346 * @pdev: PCI device to register
347 * @ent: Entry in artop_pci_tbl matching with @pdev
349 * Called from kernel PCI layer.
352 * Inherited from PCI layer (may sleep).
355 * Zero on success, or -ERRNO value.
358 static int artop_init_one (struct pci_dev
*pdev
, const struct pci_device_id
*id
)
360 static const struct ata_port_info info_6210
= {
361 .flags
= ATA_FLAG_SLAVE_POSS
,
362 .pio_mask
= ATA_PIO4
,
363 .mwdma_mask
= ATA_MWDMA2
,
364 .udma_mask
= ATA_UDMA2
,
365 .port_ops
= &artop6210_ops
,
367 static const struct ata_port_info info_626x
= {
368 .flags
= ATA_FLAG_SLAVE_POSS
,
369 .pio_mask
= ATA_PIO4
,
370 .mwdma_mask
= ATA_MWDMA2
,
371 .udma_mask
= ATA_UDMA4
,
372 .port_ops
= &artop6260_ops
,
374 static const struct ata_port_info info_628x
= {
375 .flags
= ATA_FLAG_SLAVE_POSS
,
376 .pio_mask
= ATA_PIO4
,
377 .mwdma_mask
= ATA_MWDMA2
,
378 .udma_mask
= ATA_UDMA5
,
379 .port_ops
= &artop6260_ops
,
381 static const struct ata_port_info info_628x_fast
= {
382 .flags
= ATA_FLAG_SLAVE_POSS
,
383 .pio_mask
= ATA_PIO4
,
384 .mwdma_mask
= ATA_MWDMA2
,
385 .udma_mask
= ATA_UDMA6
,
386 .port_ops
= &artop6260_ops
,
388 const struct ata_port_info
*ppi
[] = { NULL
, NULL
};
391 ata_print_version_once(&pdev
->dev
, DRV_VERSION
);
393 rc
= pcim_enable_device(pdev
);
397 if (id
->driver_data
== 0) /* 6210 variant */
399 else if (id
->driver_data
== 1) /* 6260 */
401 else if (id
->driver_data
== 2) { /* 6280 or 6280 + fast */
402 unsigned long io
= pci_resource_start(pdev
, 4);
406 ppi
[0] = &info_628x_fast
;
409 BUG_ON(ppi
[0] == NULL
);
413 return ata_pci_bmdma_init_one(pdev
, ppi
, &artop_sht
, NULL
, 0);
416 static const struct pci_device_id artop_pci_tbl
[] = {
417 { PCI_VDEVICE(ARTOP
, 0x0005), 0 },
418 { PCI_VDEVICE(ARTOP
, 0x0006), 1 },
419 { PCI_VDEVICE(ARTOP
, 0x0007), 1 },
420 { PCI_VDEVICE(ARTOP
, 0x0008), 2 },
421 { PCI_VDEVICE(ARTOP
, 0x0009), 2 },
423 { } /* terminate list */
426 #ifdef CONFIG_PM_SLEEP
427 static int atp8xx_reinit_one(struct pci_dev
*pdev
)
429 struct ata_host
*host
= pci_get_drvdata(pdev
);
432 rc
= ata_pci_device_do_resume(pdev
);
438 ata_host_resume(host
);
443 static struct pci_driver artop_pci_driver
= {
445 .id_table
= artop_pci_tbl
,
446 .probe
= artop_init_one
,
447 .remove
= ata_pci_remove_one
,
448 #ifdef CONFIG_PM_SLEEP
449 .suspend
= ata_pci_device_suspend
,
450 .resume
= atp8xx_reinit_one
,
454 module_pci_driver(artop_pci_driver
);
456 MODULE_AUTHOR("Alan Cox, Bartlomiej Zolnierkiewicz");
457 MODULE_DESCRIPTION("SCSI low-level driver for ARTOP PATA");
458 MODULE_LICENSE("GPL");
459 MODULE_DEVICE_TABLE(pci
, artop_pci_tbl
);
460 MODULE_VERSION(DRV_VERSION
);