2 @c Free Software Foundation, Inc.
3 @c This is part of the GAS manual.
4 @c For copying conditions, see the file as.texinfo.
8 @chapter M32C Dependent Features
11 @node Machine Dependencies
12 @chapter M32C Dependent Features
17 @code{@value{AS}} can assemble code for several different members of
18 the Renesas M32C family. Normally the default is to assemble code for
19 the M16C microprocessor. The @code{-m32c} option may be used to
20 change the default to the M32C microprocessor.
23 * M32C-Opts:: M32C Options
24 * M32C-Modifiers:: Symbolic Operand Modifiers
33 The Renesas M32C version of @code{@value{AS}} has these
34 machine-dependent options:
38 @cindex @samp{-m32c} option, M32C
39 @cindex architecture options, M32C
40 @cindex M32C architecture option
41 Assemble M32C instructions.
44 @cindex @samp{-m16c} option, M16C
45 @cindex architecture options, M16C
46 @cindex M16C architecture option
47 Assemble M16C instructions (default).
50 Enable support for link-time relaxations.
53 Support H'00 style hex constants in addition to 0x00 style.
59 @section Symbolic Operand Modifiers
61 @cindex M32C modifiers
64 The assembler supports several modifiers when using symbol addresses
65 in M32C instruction operands. The general syntax is the following:
72 @cindex symbol modifiers
77 These modifiers override the assembler's assumptions about how big a
78 symbol's address is. Normally, when it sees an operand like
79 @samp{sym[a0]} it assumes @samp{sym} may require the widest
80 displacement field (16 bits for @samp{-m16c}, 24 bits for
81 @samp{-m32c}). These modifiers tell it to assume the address will fit
82 in an 8 or 16 bit (respectively) unsigned displacement. Note that, of
83 course, if it doesn't actually fit you will get linker errors. Example:
86 mov.w %dsp8(sym)[a0],r1
87 mov.b #0,%dsp8(sym)[a0]
92 This modifier allows you to load bits 16 through 23 of a 24 bit
93 address into an 8 bit register. This is useful with, for example, the
94 M16C @samp{smovf} instruction, which expects a 20 bit address in
95 @samp{r1h} and @samp{a0}. Example:
105 Likewise, this modifier allows you to load bits 0 through 15 of a 24
106 bit address into a 16 bit register.
110 This modifier allows you to load bits 16 through 31 of a 32 bit
111 address into a 16 bit register. While the M32C family only has 24
112 bits of address space, it does support addresses in pairs of 16 bit
113 registers (like @samp{a1a0} for the @samp{lde} instruction). This
114 modifier is for loading the upper half in such cases. Example: